Verification techniques for system-level design:
Gespeichert in:
1. Verfasser: | |
---|---|
Format: | Elektronisch E-Book |
Sprache: | English |
Veröffentlicht: |
Amsterdam ; Boston
Morgan Kaufmann Publishers
2008
|
Schriftenreihe: | Morgan Kaufmann series in systems on silicon
|
Schlagworte: | |
Beschreibung: | Print version record |
Beschreibung: | 1 online resource (viii, 240 pages) illustrations |
ISBN: | 9780080553139 0080553133 |
Internformat
MARC
LEADER | 00000nmm a2200000zc 4500 | ||
---|---|---|---|
001 | BV045342403 | ||
003 | DE-604 | ||
005 | 00000000000000.0 | ||
007 | cr|uuu---uuuuu | ||
008 | 181206s2008 |||| o||u| ||||||eng d | ||
020 | |a 9780080553139 |9 978-0-08-055313-9 | ||
020 | |a 0080553133 |9 0-08-055313-3 | ||
035 | |a (ZDB-4-ENC)ocn182548558 | ||
035 | |a (OCoLC)182548558 | ||
035 | |a (DE-599)BVBBV045342403 | ||
040 | |a DE-604 |b ger |e rda | ||
041 | 0 | |a eng | |
082 | 0 | |a 621.3815 |2 22 | |
100 | 1 | |a Fujita, Masahiro |d 1956- |e Verfasser |4 aut | |
245 | 1 | 0 | |a Verification techniques for system-level design |c Masahiro Fujita, Indradeep Ghosh, and Mukul Prasad |
264 | 1 | |a Amsterdam ; Boston |b Morgan Kaufmann Publishers |c 2008 | |
300 | |a 1 online resource (viii, 240 pages) |b illustrations | ||
336 | |b txt |2 rdacontent | ||
337 | |b c |2 rdamedia | ||
338 | |b cr |2 rdacarrier | ||
490 | 0 | |a Morgan Kaufmann series in systems on silicon | |
500 | |a Print version record | ||
505 | 8 | |a This book will explain how to verify SoC logic designs using formal and semi-formal verification techniques. The critical issue to be addressed is whether the functionality of the design is the one that the designers intended. Simulation has been used for checking the correctness of SoC designs (as in functional verification), but many subtle design errors cannot be caught by simulation. Recently, formal verification, giving mathematical proof of the correctness of designs, has been getting much more attention. So far, most of the books on formal verification target the register transfer level (RTL) or lower levels of design. For higher design productivity, it is essential to debug designs as early as possible. That is, designs should be completely verified at very abstracted design levels (higher than RTL). This book covers all aspects of high-level formal and semi-formal verification techniques for system level designs. First book that covers all aspects of formal and semi-formal, high-level (higher than RTL) design verification targeting SoC designs. Formal verification of high-level designs (RTL or higher). Verification techniques are discussed with associated system-level design methodology | |
505 | 8 | |a Printbegrnsninger: Der kan printes kapitelvis | |
650 | 7 | |a TECHNOLOGY & ENGINEERING / Electronics / Circuits / Integrated |2 bisacsh | |
650 | 7 | |a TECHNOLOGY & ENGINEERING / Electronics / Circuits / General |2 bisacsh | |
650 | 7 | |a Systems on a chip / Testing |2 blmlsh | |
650 | 7 | |a Integrated circuits / Verification |2 blmlsh | |
650 | 7 | |a Formal methods (Computer science) |2 blmlsh | |
650 | 7 | |a Formal methods (Computer science) |2 fast | |
650 | 7 | |a Integrated circuits / Verification |2 fast | |
650 | 4 | |a Systems on a chip |x Testing |a Integrated circuits |x Verification |a Formal methods (Computer science) | |
650 | 0 | 7 | |a System-on-Chip |0 (DE-588)4740357-3 |2 gnd |9 rswk-swf |
650 | 0 | 7 | |a LSI |0 (DE-588)4168200-2 |2 gnd |9 rswk-swf |
650 | 0 | 7 | |a Hardwareverifikation |0 (DE-588)4214982-4 |2 gnd |9 rswk-swf |
689 | 0 | 0 | |a System-on-Chip |0 (DE-588)4740357-3 |D s |
689 | 0 | 1 | |a LSI |0 (DE-588)4168200-2 |D s |
689 | 0 | 2 | |a Hardwareverifikation |0 (DE-588)4214982-4 |D s |
689 | 0 | |8 1\p |5 DE-604 | |
700 | 1 | |a Ghosh, Indradeep |d 1970- |e Sonstige |4 oth | |
700 | 1 | |a Prasad, Mukul |e Sonstige |4 oth | |
776 | 0 | 8 | |i Erscheint auch als |n Druck-Ausgabe |a Fujita, Masahiro, 1956- |t Verification techniques for system-level design |d Amsterdam ; Boston : Morgan Kaufmann Publishers, 2008 |z 9780123706164 |z 0123706165 |
912 | |a ZDB-4-ENC | ||
999 | |a oai:aleph.bib-bvb.de:BVB01-030729106 | ||
883 | 1 | |8 1\p |a cgwrk |d 20201028 |q DE-101 |u https://d-nb.info/provenance/plan#cgwrk |
Datensatz im Suchindex
_version_ | 1804179160111775744 |
---|---|
any_adam_object | |
author | Fujita, Masahiro 1956- |
author_facet | Fujita, Masahiro 1956- |
author_role | aut |
author_sort | Fujita, Masahiro 1956- |
author_variant | m f mf |
building | Verbundindex |
bvnumber | BV045342403 |
collection | ZDB-4-ENC |
contents | This book will explain how to verify SoC logic designs using formal and semi-formal verification techniques. The critical issue to be addressed is whether the functionality of the design is the one that the designers intended. Simulation has been used for checking the correctness of SoC designs (as in functional verification), but many subtle design errors cannot be caught by simulation. Recently, formal verification, giving mathematical proof of the correctness of designs, has been getting much more attention. So far, most of the books on formal verification target the register transfer level (RTL) or lower levels of design. For higher design productivity, it is essential to debug designs as early as possible. That is, designs should be completely verified at very abstracted design levels (higher than RTL). This book covers all aspects of high-level formal and semi-formal verification techniques for system level designs. First book that covers all aspects of formal and semi-formal, high-level (higher than RTL) design verification targeting SoC designs. Formal verification of high-level designs (RTL or higher). Verification techniques are discussed with associated system-level design methodology Printbegrnsninger: Der kan printes kapitelvis |
ctrlnum | (ZDB-4-ENC)ocn182548558 (OCoLC)182548558 (DE-599)BVBBV045342403 |
dewey-full | 621.3815 |
dewey-hundreds | 600 - Technology (Applied sciences) |
dewey-ones | 621 - Applied physics |
dewey-raw | 621.3815 |
dewey-search | 621.3815 |
dewey-sort | 3621.3815 |
dewey-tens | 620 - Engineering and allied operations |
discipline | Elektrotechnik / Elektronik / Nachrichtentechnik |
format | Electronic eBook |
fullrecord | <?xml version="1.0" encoding="UTF-8"?><collection xmlns="http://www.loc.gov/MARC21/slim"><record><leader>03664nmm a2200565zc 4500</leader><controlfield tag="001">BV045342403</controlfield><controlfield tag="003">DE-604</controlfield><controlfield tag="005">00000000000000.0</controlfield><controlfield tag="007">cr|uuu---uuuuu</controlfield><controlfield tag="008">181206s2008 |||| o||u| ||||||eng d</controlfield><datafield tag="020" ind1=" " ind2=" "><subfield code="a">9780080553139</subfield><subfield code="9">978-0-08-055313-9</subfield></datafield><datafield tag="020" ind1=" " ind2=" "><subfield code="a">0080553133</subfield><subfield code="9">0-08-055313-3</subfield></datafield><datafield tag="035" ind1=" " ind2=" "><subfield code="a">(ZDB-4-ENC)ocn182548558</subfield></datafield><datafield tag="035" ind1=" " ind2=" "><subfield code="a">(OCoLC)182548558</subfield></datafield><datafield tag="035" ind1=" " ind2=" "><subfield code="a">(DE-599)BVBBV045342403</subfield></datafield><datafield tag="040" ind1=" " ind2=" "><subfield code="a">DE-604</subfield><subfield code="b">ger</subfield><subfield code="e">rda</subfield></datafield><datafield tag="041" ind1="0" ind2=" "><subfield code="a">eng</subfield></datafield><datafield tag="082" ind1="0" ind2=" "><subfield code="a">621.3815</subfield><subfield code="2">22</subfield></datafield><datafield tag="100" ind1="1" ind2=" "><subfield code="a">Fujita, Masahiro</subfield><subfield code="d">1956-</subfield><subfield code="e">Verfasser</subfield><subfield code="4">aut</subfield></datafield><datafield tag="245" ind1="1" ind2="0"><subfield code="a">Verification techniques for system-level design</subfield><subfield code="c">Masahiro Fujita, Indradeep Ghosh, and Mukul Prasad</subfield></datafield><datafield tag="264" ind1=" " ind2="1"><subfield code="a">Amsterdam ; Boston</subfield><subfield code="b">Morgan Kaufmann Publishers</subfield><subfield code="c">2008</subfield></datafield><datafield tag="300" ind1=" " ind2=" "><subfield code="a">1 online resource (viii, 240 pages)</subfield><subfield code="b">illustrations</subfield></datafield><datafield tag="336" ind1=" " ind2=" "><subfield code="b">txt</subfield><subfield code="2">rdacontent</subfield></datafield><datafield tag="337" ind1=" " ind2=" "><subfield code="b">c</subfield><subfield code="2">rdamedia</subfield></datafield><datafield tag="338" ind1=" " ind2=" "><subfield code="b">cr</subfield><subfield code="2">rdacarrier</subfield></datafield><datafield tag="490" ind1="0" ind2=" "><subfield code="a">Morgan Kaufmann series in systems on silicon</subfield></datafield><datafield tag="500" ind1=" " ind2=" "><subfield code="a">Print version record</subfield></datafield><datafield tag="505" ind1="8" ind2=" "><subfield code="a">This book will explain how to verify SoC logic designs using formal and semi-formal verification techniques. The critical issue to be addressed is whether the functionality of the design is the one that the designers intended. Simulation has been used for checking the correctness of SoC designs (as in functional verification), but many subtle design errors cannot be caught by simulation. Recently, formal verification, giving mathematical proof of the correctness of designs, has been getting much more attention. So far, most of the books on formal verification target the register transfer level (RTL) or lower levels of design. For higher design productivity, it is essential to debug designs as early as possible. That is, designs should be completely verified at very abstracted design levels (higher than RTL). This book covers all aspects of high-level formal and semi-formal verification techniques for system level designs. First book that covers all aspects of formal and semi-formal, high-level (higher than RTL) design verification targeting SoC designs. Formal verification of high-level designs (RTL or higher). Verification techniques are discussed with associated system-level design methodology</subfield></datafield><datafield tag="505" ind1="8" ind2=" "><subfield code="a">Printbegrnsninger: Der kan printes kapitelvis</subfield></datafield><datafield tag="650" ind1=" " ind2="7"><subfield code="a">TECHNOLOGY & ENGINEERING / Electronics / Circuits / Integrated</subfield><subfield code="2">bisacsh</subfield></datafield><datafield tag="650" ind1=" " ind2="7"><subfield code="a">TECHNOLOGY & ENGINEERING / Electronics / Circuits / General</subfield><subfield code="2">bisacsh</subfield></datafield><datafield tag="650" ind1=" " ind2="7"><subfield code="a">Systems on a chip / Testing</subfield><subfield code="2">blmlsh</subfield></datafield><datafield tag="650" ind1=" " ind2="7"><subfield code="a">Integrated circuits / Verification</subfield><subfield code="2">blmlsh</subfield></datafield><datafield tag="650" ind1=" " ind2="7"><subfield code="a">Formal methods (Computer science)</subfield><subfield code="2">blmlsh</subfield></datafield><datafield tag="650" ind1=" " ind2="7"><subfield code="a">Formal methods (Computer science)</subfield><subfield code="2">fast</subfield></datafield><datafield tag="650" ind1=" " ind2="7"><subfield code="a">Integrated circuits / Verification</subfield><subfield code="2">fast</subfield></datafield><datafield tag="650" ind1=" " ind2="4"><subfield code="a">Systems on a chip</subfield><subfield code="x">Testing</subfield><subfield code="a">Integrated circuits</subfield><subfield code="x">Verification</subfield><subfield code="a">Formal methods (Computer science)</subfield></datafield><datafield tag="650" ind1="0" ind2="7"><subfield code="a">System-on-Chip</subfield><subfield code="0">(DE-588)4740357-3</subfield><subfield code="2">gnd</subfield><subfield code="9">rswk-swf</subfield></datafield><datafield tag="650" ind1="0" ind2="7"><subfield code="a">LSI</subfield><subfield code="0">(DE-588)4168200-2</subfield><subfield code="2">gnd</subfield><subfield code="9">rswk-swf</subfield></datafield><datafield tag="650" ind1="0" ind2="7"><subfield code="a">Hardwareverifikation</subfield><subfield code="0">(DE-588)4214982-4</subfield><subfield code="2">gnd</subfield><subfield code="9">rswk-swf</subfield></datafield><datafield tag="689" ind1="0" ind2="0"><subfield code="a">System-on-Chip</subfield><subfield code="0">(DE-588)4740357-3</subfield><subfield code="D">s</subfield></datafield><datafield tag="689" ind1="0" ind2="1"><subfield code="a">LSI</subfield><subfield code="0">(DE-588)4168200-2</subfield><subfield code="D">s</subfield></datafield><datafield tag="689" ind1="0" ind2="2"><subfield code="a">Hardwareverifikation</subfield><subfield code="0">(DE-588)4214982-4</subfield><subfield code="D">s</subfield></datafield><datafield tag="689" ind1="0" ind2=" "><subfield code="8">1\p</subfield><subfield code="5">DE-604</subfield></datafield><datafield tag="700" ind1="1" ind2=" "><subfield code="a">Ghosh, Indradeep</subfield><subfield code="d">1970-</subfield><subfield code="e">Sonstige</subfield><subfield code="4">oth</subfield></datafield><datafield tag="700" ind1="1" ind2=" "><subfield code="a">Prasad, Mukul</subfield><subfield code="e">Sonstige</subfield><subfield code="4">oth</subfield></datafield><datafield tag="776" ind1="0" ind2="8"><subfield code="i">Erscheint auch als</subfield><subfield code="n">Druck-Ausgabe</subfield><subfield code="a">Fujita, Masahiro, 1956-</subfield><subfield code="t">Verification techniques for system-level design</subfield><subfield code="d">Amsterdam ; Boston : Morgan Kaufmann Publishers, 2008</subfield><subfield code="z">9780123706164</subfield><subfield code="z">0123706165</subfield></datafield><datafield tag="912" ind1=" " ind2=" "><subfield code="a">ZDB-4-ENC</subfield></datafield><datafield tag="999" ind1=" " ind2=" "><subfield code="a">oai:aleph.bib-bvb.de:BVB01-030729106</subfield></datafield><datafield tag="883" ind1="1" ind2=" "><subfield code="8">1\p</subfield><subfield code="a">cgwrk</subfield><subfield code="d">20201028</subfield><subfield code="q">DE-101</subfield><subfield code="u">https://d-nb.info/provenance/plan#cgwrk</subfield></datafield></record></collection> |
id | DE-604.BV045342403 |
illustrated | Illustrated |
indexdate | 2024-07-10T08:15:27Z |
institution | BVB |
isbn | 9780080553139 0080553133 |
language | English |
oai_aleph_id | oai:aleph.bib-bvb.de:BVB01-030729106 |
oclc_num | 182548558 |
open_access_boolean | |
physical | 1 online resource (viii, 240 pages) illustrations |
psigel | ZDB-4-ENC |
publishDate | 2008 |
publishDateSearch | 2008 |
publishDateSort | 2008 |
publisher | Morgan Kaufmann Publishers |
record_format | marc |
series2 | Morgan Kaufmann series in systems on silicon |
spelling | Fujita, Masahiro 1956- Verfasser aut Verification techniques for system-level design Masahiro Fujita, Indradeep Ghosh, and Mukul Prasad Amsterdam ; Boston Morgan Kaufmann Publishers 2008 1 online resource (viii, 240 pages) illustrations txt rdacontent c rdamedia cr rdacarrier Morgan Kaufmann series in systems on silicon Print version record This book will explain how to verify SoC logic designs using formal and semi-formal verification techniques. The critical issue to be addressed is whether the functionality of the design is the one that the designers intended. Simulation has been used for checking the correctness of SoC designs (as in functional verification), but many subtle design errors cannot be caught by simulation. Recently, formal verification, giving mathematical proof of the correctness of designs, has been getting much more attention. So far, most of the books on formal verification target the register transfer level (RTL) or lower levels of design. For higher design productivity, it is essential to debug designs as early as possible. That is, designs should be completely verified at very abstracted design levels (higher than RTL). This book covers all aspects of high-level formal and semi-formal verification techniques for system level designs. First book that covers all aspects of formal and semi-formal, high-level (higher than RTL) design verification targeting SoC designs. Formal verification of high-level designs (RTL or higher). Verification techniques are discussed with associated system-level design methodology Printbegrnsninger: Der kan printes kapitelvis TECHNOLOGY & ENGINEERING / Electronics / Circuits / Integrated bisacsh TECHNOLOGY & ENGINEERING / Electronics / Circuits / General bisacsh Systems on a chip / Testing blmlsh Integrated circuits / Verification blmlsh Formal methods (Computer science) blmlsh Formal methods (Computer science) fast Integrated circuits / Verification fast Systems on a chip Testing Integrated circuits Verification Formal methods (Computer science) System-on-Chip (DE-588)4740357-3 gnd rswk-swf LSI (DE-588)4168200-2 gnd rswk-swf Hardwareverifikation (DE-588)4214982-4 gnd rswk-swf System-on-Chip (DE-588)4740357-3 s LSI (DE-588)4168200-2 s Hardwareverifikation (DE-588)4214982-4 s 1\p DE-604 Ghosh, Indradeep 1970- Sonstige oth Prasad, Mukul Sonstige oth Erscheint auch als Druck-Ausgabe Fujita, Masahiro, 1956- Verification techniques for system-level design Amsterdam ; Boston : Morgan Kaufmann Publishers, 2008 9780123706164 0123706165 1\p cgwrk 20201028 DE-101 https://d-nb.info/provenance/plan#cgwrk |
spellingShingle | Fujita, Masahiro 1956- Verification techniques for system-level design This book will explain how to verify SoC logic designs using formal and semi-formal verification techniques. The critical issue to be addressed is whether the functionality of the design is the one that the designers intended. Simulation has been used for checking the correctness of SoC designs (as in functional verification), but many subtle design errors cannot be caught by simulation. Recently, formal verification, giving mathematical proof of the correctness of designs, has been getting much more attention. So far, most of the books on formal verification target the register transfer level (RTL) or lower levels of design. For higher design productivity, it is essential to debug designs as early as possible. That is, designs should be completely verified at very abstracted design levels (higher than RTL). This book covers all aspects of high-level formal and semi-formal verification techniques for system level designs. First book that covers all aspects of formal and semi-formal, high-level (higher than RTL) design verification targeting SoC designs. Formal verification of high-level designs (RTL or higher). Verification techniques are discussed with associated system-level design methodology Printbegrnsninger: Der kan printes kapitelvis TECHNOLOGY & ENGINEERING / Electronics / Circuits / Integrated bisacsh TECHNOLOGY & ENGINEERING / Electronics / Circuits / General bisacsh Systems on a chip / Testing blmlsh Integrated circuits / Verification blmlsh Formal methods (Computer science) blmlsh Formal methods (Computer science) fast Integrated circuits / Verification fast Systems on a chip Testing Integrated circuits Verification Formal methods (Computer science) System-on-Chip (DE-588)4740357-3 gnd LSI (DE-588)4168200-2 gnd Hardwareverifikation (DE-588)4214982-4 gnd |
subject_GND | (DE-588)4740357-3 (DE-588)4168200-2 (DE-588)4214982-4 |
title | Verification techniques for system-level design |
title_auth | Verification techniques for system-level design |
title_exact_search | Verification techniques for system-level design |
title_full | Verification techniques for system-level design Masahiro Fujita, Indradeep Ghosh, and Mukul Prasad |
title_fullStr | Verification techniques for system-level design Masahiro Fujita, Indradeep Ghosh, and Mukul Prasad |
title_full_unstemmed | Verification techniques for system-level design Masahiro Fujita, Indradeep Ghosh, and Mukul Prasad |
title_short | Verification techniques for system-level design |
title_sort | verification techniques for system level design |
topic | TECHNOLOGY & ENGINEERING / Electronics / Circuits / Integrated bisacsh TECHNOLOGY & ENGINEERING / Electronics / Circuits / General bisacsh Systems on a chip / Testing blmlsh Integrated circuits / Verification blmlsh Formal methods (Computer science) blmlsh Formal methods (Computer science) fast Integrated circuits / Verification fast Systems on a chip Testing Integrated circuits Verification Formal methods (Computer science) System-on-Chip (DE-588)4740357-3 gnd LSI (DE-588)4168200-2 gnd Hardwareverifikation (DE-588)4214982-4 gnd |
topic_facet | TECHNOLOGY & ENGINEERING / Electronics / Circuits / Integrated TECHNOLOGY & ENGINEERING / Electronics / Circuits / General Systems on a chip / Testing Integrated circuits / Verification Formal methods (Computer science) Systems on a chip Testing Integrated circuits Verification Formal methods (Computer science) System-on-Chip LSI Hardwareverifikation |
work_keys_str_mv | AT fujitamasahiro verificationtechniquesforsystemleveldesign AT ghoshindradeep verificationtechniquesforsystemleveldesign AT prasadmukul verificationtechniquesforsystemleveldesign |