Verification Plans: The Five-Day Verification Strategy for Modern Hardware Verification Languages

Verification isjob one in today's modem design process. Statistics tell us that the verification process takes up a majority of the overall work. Chips that come back dead on arrival scream that verification is at fault for not finding the mistakes. How do we ensure success? After an accomplish...

Full description

Saved in:
Bibliographic Details
Main Author: James, Peet (Author)
Format: Electronic eBook
Language:English
Published: Boston, MA Springer US 2004
Subjects:
Online Access:FHI01
BTU01
Volltext
Summary:Verification isjob one in today's modem design process. Statistics tell us that the verification process takes up a majority of the overall work. Chips that come back dead on arrival scream that verification is at fault for not finding the mistakes. How do we ensure success? After an accomplishment, have you ever had someone ask you, "Are you good or are you just lucky?"? Many design projects depend on blind luck in hopes that the chip will work. Other's, just adamantly rely on their own abilities to bring the chip to success. ill either case, how can we tell the difference between being good or lucky? There must be a better way not to fail. Failure. No one likes to fail. ill his book, "The Logic of Failure", Dietrich Domer argues that failure does not just happen. A series of wayward steps leads to disaster. Often these wayward steps are not really logical, decisive steps, but more like default omissions. Anti-planning if you will, an ad-hoc approach to doing something. To not plan then, is to fail
Physical Description:1 Online-Ressource (XXII, 229 p)
ISBN:9781461504733
DOI:10.1007/978-1-4615-0473-3

There is no print copy available.

Interlibrary loan Place Request Caution: Not in THWS collection! Get full text