Synchronization and arbitration in digital systems:
Gespeichert in:
1. Verfasser: | |
---|---|
Format: | Elektronisch E-Book |
Sprache: | English |
Veröffentlicht: |
Hoboken, NJ
J. Wiley & Sons
©2007
|
Schlagworte: | |
Online-Zugang: | FRO01 UBG01 Volltext |
Beschreibung: | Includes bibliographical references and index Today's networks of processors on and off chip, operating with independent clocks, need effective synchronization of the data passing between them for reliability. When two or more processors request access to a common resource, such as a memory, an arbiter has to decide which request to deal with first. Current developments in integrated circuit processing are leading to an increase in the numbers of independent digital processing elements in a single system. With this comes faster communications, more networks on chip, and the demand for more reliable, more complex, and higher performance synchronizers and arbiters. Written by one of the foremost researchers in this area of digital design, this authoritative text provides in-depth theory and practical design solutions for the reliable working of synchronization and arbitration hardware in digital systems. This book provides methods for making real reliability measurements both on and off chip, evaluating some of the common difficulties and detailing circuit solutions at both circuit and system levels. "Synchronization and Arbitration in Digital Systems" also presents: mathematical models used to estimate mean time between failures in digital systems; a summary of serial and parallel communication techniques for on-chip data transmission; explanations on how to design a wrapper for a locally synchronous cell, highlighting the issues associated with stoppable clocks; an examination of various types of priority arbiters, using signal transition graphs to show the specification of different designs (from the simplest to more complex multi-way arbiters) including ways of solving problems encountered in a wide range of applications; and, essential information on systems composed of independently timed regions, including a discussion on the problem of choice and the factors affecting the time taken to make choices in electronics. With its logical approach to design methodology, this will prove an invaluable guide for electronic and computer engineers and researchers working on the design of digital electronic hardware. Postgraduates and senior undergraduate students studying digital systems design as part of their electronic engineering course will struggle to find a resource that better details the information given inside this book |
Beschreibung: | 1 Online-Ressource (xvi, 263 pages) |
ISBN: | 9780470517130 0470517131 9780470517147 047051714X 1281318221 9781281318220 |
Internformat
MARC
LEADER | 00000nmm a2200000zc 4500 | ||
---|---|---|---|
001 | BV043388566 | ||
003 | DE-604 | ||
005 | 00000000000000.0 | ||
007 | cr|uuu---uuuuu | ||
008 | 160222s2007 |||| o||u| ||||||eng d | ||
020 | |a 9780470517130 |c electronic bk. |9 978-0-470-51713-0 | ||
020 | |a 0470517131 |c electronic bk. |9 0-470-51713-1 | ||
020 | |a 9780470517147 |9 978-0-470-51714-7 | ||
020 | |a 047051714X |9 0-470-51714-X | ||
020 | |a 1281318221 |9 1-281-31822-1 | ||
020 | |a 9781281318220 |9 978-1-281-31822-0 | ||
024 | 7 | |a 10.1002/9780470517147 |2 doi | |
035 | |a (ZDB-35-WIC)ocn243743345 | ||
035 | |a (OCoLC)243743345 | ||
035 | |a (DE-599)BVBBV043388566 | ||
040 | |a DE-604 |b ger |e aacr | ||
041 | 0 | |a eng | |
049 | |a DE-861 | ||
082 | 0 | |a 621.3815 |2 22 | |
100 | 1 | |a Kinniment, David |e Verfasser |4 aut | |
245 | 1 | 0 | |a Synchronization and arbitration in digital systems |c David Kinniment |
264 | 1 | |a Hoboken, NJ |b J. Wiley & Sons |c ©2007 | |
300 | |a 1 Online-Ressource (xvi, 263 pages) | ||
336 | |b txt |2 rdacontent | ||
337 | |b c |2 rdamedia | ||
338 | |b cr |2 rdacarrier | ||
500 | |a Includes bibliographical references and index | ||
500 | |a Today's networks of processors on and off chip, operating with independent clocks, need effective synchronization of the data passing between them for reliability. When two or more processors request access to a common resource, such as a memory, an arbiter has to decide which request to deal with first. Current developments in integrated circuit processing are leading to an increase in the numbers of independent digital processing elements in a single system. With this comes faster communications, more networks on chip, and the demand for more reliable, more complex, and higher performance synchronizers and arbiters. Written by one of the foremost researchers in this area of digital design, this authoritative text provides in-depth theory and practical design solutions for the reliable working of synchronization and arbitration hardware in digital systems. | ||
500 | |a This book provides methods for making real reliability measurements both on and off chip, evaluating some of the common difficulties and detailing circuit solutions at both circuit and system levels. | ||
500 | |a "Synchronization and Arbitration in Digital Systems" also presents: mathematical models used to estimate mean time between failures in digital systems; a summary of serial and parallel communication techniques for on-chip data transmission; explanations on how to design a wrapper for a locally synchronous cell, highlighting the issues associated with stoppable clocks; an examination of various types of priority arbiters, using signal transition graphs to show the specification of different designs (from the simplest to more complex multi-way arbiters) including ways of solving problems encountered in a wide range of applications; and, essential information on systems composed of independently timed regions, including a discussion on the problem of choice and the factors affecting the time taken to make choices in electronics. | ||
500 | |a With its logical approach to design methodology, this will prove an invaluable guide for electronic and computer engineers and researchers working on the design of digital electronic hardware. Postgraduates and senior undergraduate students studying digital systems design as part of their electronic engineering course will struggle to find a resource that better details the information given inside this book | ||
650 | 7 | |a TECHNOLOGY & ENGINEERING / Electronics / Circuits / Integrated |2 bisacsh | |
650 | 7 | |a TECHNOLOGY & ENGINEERING / Electronics / Circuits / General |2 bisacsh | |
650 | 7 | |a Digital integrated circuits / Design and construction |2 fast | |
650 | 7 | |a Synchronization |2 fast | |
650 | 7 | |a Timing circuits / Design and construction |2 fast | |
650 | 4 | |a Timing circuits / Design and construction | |
650 | 4 | |a Digital integrated circuits / Design and construction | |
650 | 4 | |a Synchronization | |
856 | 4 | 0 | |u https://onlinelibrary.wiley.com/doi/book/10.1002/9780470517147 |x Verlag |z URL des Erstveröffentlichers |3 Volltext |
912 | |a ZDB-35-WIC | ||
940 | 1 | |q UBG_PDA_WIC | |
999 | |a oai:aleph.bib-bvb.de:BVB01-028807150 | ||
966 | e | |u https://onlinelibrary.wiley.com/doi/book/10.1002/9780470517147 |l FRO01 |p ZDB-35-WIC |q FRO_PDA_WIC |x Verlag |3 Volltext | |
966 | e | |u https://onlinelibrary.wiley.com/doi/book/10.1002/9780470517147 |l UBG01 |p ZDB-35-WIC |q UBG_PDA_WIC |x Verlag |3 Volltext |
Datensatz im Suchindex
_version_ | 1804175960412520448 |
---|---|
any_adam_object | |
author | Kinniment, David |
author_facet | Kinniment, David |
author_role | aut |
author_sort | Kinniment, David |
author_variant | d k dk |
building | Verbundindex |
bvnumber | BV043388566 |
collection | ZDB-35-WIC |
ctrlnum | (ZDB-35-WIC)ocn243743345 (OCoLC)243743345 (DE-599)BVBBV043388566 |
dewey-full | 621.3815 |
dewey-hundreds | 600 - Technology (Applied sciences) |
dewey-ones | 621 - Applied physics |
dewey-raw | 621.3815 |
dewey-search | 621.3815 |
dewey-sort | 3621.3815 |
dewey-tens | 620 - Engineering and allied operations |
discipline | Elektrotechnik / Elektronik / Nachrichtentechnik |
format | Electronic eBook |
fullrecord | <?xml version="1.0" encoding="UTF-8"?><collection xmlns="http://www.loc.gov/MARC21/slim"><record><leader>04528nmm a2200565zc 4500</leader><controlfield tag="001">BV043388566</controlfield><controlfield tag="003">DE-604</controlfield><controlfield tag="005">00000000000000.0</controlfield><controlfield tag="007">cr|uuu---uuuuu</controlfield><controlfield tag="008">160222s2007 |||| o||u| ||||||eng d</controlfield><datafield tag="020" ind1=" " ind2=" "><subfield code="a">9780470517130</subfield><subfield code="c">electronic bk.</subfield><subfield code="9">978-0-470-51713-0</subfield></datafield><datafield tag="020" ind1=" " ind2=" "><subfield code="a">0470517131</subfield><subfield code="c">electronic bk.</subfield><subfield code="9">0-470-51713-1</subfield></datafield><datafield tag="020" ind1=" " ind2=" "><subfield code="a">9780470517147</subfield><subfield code="9">978-0-470-51714-7</subfield></datafield><datafield tag="020" ind1=" " ind2=" "><subfield code="a">047051714X</subfield><subfield code="9">0-470-51714-X</subfield></datafield><datafield tag="020" ind1=" " ind2=" "><subfield code="a">1281318221</subfield><subfield code="9">1-281-31822-1</subfield></datafield><datafield tag="020" ind1=" " ind2=" "><subfield code="a">9781281318220</subfield><subfield code="9">978-1-281-31822-0</subfield></datafield><datafield tag="024" ind1="7" ind2=" "><subfield code="a">10.1002/9780470517147</subfield><subfield code="2">doi</subfield></datafield><datafield tag="035" ind1=" " ind2=" "><subfield code="a">(ZDB-35-WIC)ocn243743345</subfield></datafield><datafield tag="035" ind1=" " ind2=" "><subfield code="a">(OCoLC)243743345</subfield></datafield><datafield tag="035" ind1=" " ind2=" "><subfield code="a">(DE-599)BVBBV043388566</subfield></datafield><datafield tag="040" ind1=" " ind2=" "><subfield code="a">DE-604</subfield><subfield code="b">ger</subfield><subfield code="e">aacr</subfield></datafield><datafield tag="041" ind1="0" ind2=" "><subfield code="a">eng</subfield></datafield><datafield tag="049" ind1=" " ind2=" "><subfield code="a">DE-861</subfield></datafield><datafield tag="082" ind1="0" ind2=" "><subfield code="a">621.3815</subfield><subfield code="2">22</subfield></datafield><datafield tag="100" ind1="1" ind2=" "><subfield code="a">Kinniment, David</subfield><subfield code="e">Verfasser</subfield><subfield code="4">aut</subfield></datafield><datafield tag="245" ind1="1" ind2="0"><subfield code="a">Synchronization and arbitration in digital systems</subfield><subfield code="c">David Kinniment</subfield></datafield><datafield tag="264" ind1=" " ind2="1"><subfield code="a">Hoboken, NJ</subfield><subfield code="b">J. Wiley & Sons</subfield><subfield code="c">©2007</subfield></datafield><datafield tag="300" ind1=" " ind2=" "><subfield code="a">1 Online-Ressource (xvi, 263 pages)</subfield></datafield><datafield tag="336" ind1=" " ind2=" "><subfield code="b">txt</subfield><subfield code="2">rdacontent</subfield></datafield><datafield tag="337" ind1=" " ind2=" "><subfield code="b">c</subfield><subfield code="2">rdamedia</subfield></datafield><datafield tag="338" ind1=" " ind2=" "><subfield code="b">cr</subfield><subfield code="2">rdacarrier</subfield></datafield><datafield tag="500" ind1=" " ind2=" "><subfield code="a">Includes bibliographical references and index</subfield></datafield><datafield tag="500" ind1=" " ind2=" "><subfield code="a">Today's networks of processors on and off chip, operating with independent clocks, need effective synchronization of the data passing between them for reliability. When two or more processors request access to a common resource, such as a memory, an arbiter has to decide which request to deal with first. Current developments in integrated circuit processing are leading to an increase in the numbers of independent digital processing elements in a single system. With this comes faster communications, more networks on chip, and the demand for more reliable, more complex, and higher performance synchronizers and arbiters. Written by one of the foremost researchers in this area of digital design, this authoritative text provides in-depth theory and practical design solutions for the reliable working of synchronization and arbitration hardware in digital systems. </subfield></datafield><datafield tag="500" ind1=" " ind2=" "><subfield code="a">This book provides methods for making real reliability measurements both on and off chip, evaluating some of the common difficulties and detailing circuit solutions at both circuit and system levels. </subfield></datafield><datafield tag="500" ind1=" " ind2=" "><subfield code="a">"Synchronization and Arbitration in Digital Systems" also presents: mathematical models used to estimate mean time between failures in digital systems; a summary of serial and parallel communication techniques for on-chip data transmission; explanations on how to design a wrapper for a locally synchronous cell, highlighting the issues associated with stoppable clocks; an examination of various types of priority arbiters, using signal transition graphs to show the specification of different designs (from the simplest to more complex multi-way arbiters) including ways of solving problems encountered in a wide range of applications; and, essential information on systems composed of independently timed regions, including a discussion on the problem of choice and the factors affecting the time taken to make choices in electronics. </subfield></datafield><datafield tag="500" ind1=" " ind2=" "><subfield code="a">With its logical approach to design methodology, this will prove an invaluable guide for electronic and computer engineers and researchers working on the design of digital electronic hardware. Postgraduates and senior undergraduate students studying digital systems design as part of their electronic engineering course will struggle to find a resource that better details the information given inside this book</subfield></datafield><datafield tag="650" ind1=" " ind2="7"><subfield code="a">TECHNOLOGY & ENGINEERING / Electronics / Circuits / Integrated</subfield><subfield code="2">bisacsh</subfield></datafield><datafield tag="650" ind1=" " ind2="7"><subfield code="a">TECHNOLOGY & ENGINEERING / Electronics / Circuits / General</subfield><subfield code="2">bisacsh</subfield></datafield><datafield tag="650" ind1=" " ind2="7"><subfield code="a">Digital integrated circuits / Design and construction</subfield><subfield code="2">fast</subfield></datafield><datafield tag="650" ind1=" " ind2="7"><subfield code="a">Synchronization</subfield><subfield code="2">fast</subfield></datafield><datafield tag="650" ind1=" " ind2="7"><subfield code="a">Timing circuits / Design and construction</subfield><subfield code="2">fast</subfield></datafield><datafield tag="650" ind1=" " ind2="4"><subfield code="a">Timing circuits / Design and construction</subfield></datafield><datafield tag="650" ind1=" " ind2="4"><subfield code="a">Digital integrated circuits / Design and construction</subfield></datafield><datafield tag="650" ind1=" " ind2="4"><subfield code="a">Synchronization</subfield></datafield><datafield tag="856" ind1="4" ind2="0"><subfield code="u">https://onlinelibrary.wiley.com/doi/book/10.1002/9780470517147</subfield><subfield code="x">Verlag</subfield><subfield code="z">URL des Erstveröffentlichers</subfield><subfield code="3">Volltext</subfield></datafield><datafield tag="912" ind1=" " ind2=" "><subfield code="a">ZDB-35-WIC</subfield></datafield><datafield tag="940" ind1="1" ind2=" "><subfield code="q">UBG_PDA_WIC</subfield></datafield><datafield tag="999" ind1=" " ind2=" "><subfield code="a">oai:aleph.bib-bvb.de:BVB01-028807150</subfield></datafield><datafield tag="966" ind1="e" ind2=" "><subfield code="u">https://onlinelibrary.wiley.com/doi/book/10.1002/9780470517147</subfield><subfield code="l">FRO01</subfield><subfield code="p">ZDB-35-WIC</subfield><subfield code="q">FRO_PDA_WIC</subfield><subfield code="x">Verlag</subfield><subfield code="3">Volltext</subfield></datafield><datafield tag="966" ind1="e" ind2=" "><subfield code="u">https://onlinelibrary.wiley.com/doi/book/10.1002/9780470517147</subfield><subfield code="l">UBG01</subfield><subfield code="p">ZDB-35-WIC</subfield><subfield code="q">UBG_PDA_WIC</subfield><subfield code="x">Verlag</subfield><subfield code="3">Volltext</subfield></datafield></record></collection> |
id | DE-604.BV043388566 |
illustrated | Not Illustrated |
indexdate | 2024-07-10T07:24:35Z |
institution | BVB |
isbn | 9780470517130 0470517131 9780470517147 047051714X 1281318221 9781281318220 |
language | English |
oai_aleph_id | oai:aleph.bib-bvb.de:BVB01-028807150 |
oclc_num | 243743345 |
open_access_boolean | |
owner | DE-861 |
owner_facet | DE-861 |
physical | 1 Online-Ressource (xvi, 263 pages) |
psigel | ZDB-35-WIC UBG_PDA_WIC ZDB-35-WIC FRO_PDA_WIC ZDB-35-WIC UBG_PDA_WIC |
publishDate | 2007 |
publishDateSearch | 2007 |
publishDateSort | 2007 |
publisher | J. Wiley & Sons |
record_format | marc |
spelling | Kinniment, David Verfasser aut Synchronization and arbitration in digital systems David Kinniment Hoboken, NJ J. Wiley & Sons ©2007 1 Online-Ressource (xvi, 263 pages) txt rdacontent c rdamedia cr rdacarrier Includes bibliographical references and index Today's networks of processors on and off chip, operating with independent clocks, need effective synchronization of the data passing between them for reliability. When two or more processors request access to a common resource, such as a memory, an arbiter has to decide which request to deal with first. Current developments in integrated circuit processing are leading to an increase in the numbers of independent digital processing elements in a single system. With this comes faster communications, more networks on chip, and the demand for more reliable, more complex, and higher performance synchronizers and arbiters. Written by one of the foremost researchers in this area of digital design, this authoritative text provides in-depth theory and practical design solutions for the reliable working of synchronization and arbitration hardware in digital systems. This book provides methods for making real reliability measurements both on and off chip, evaluating some of the common difficulties and detailing circuit solutions at both circuit and system levels. "Synchronization and Arbitration in Digital Systems" also presents: mathematical models used to estimate mean time between failures in digital systems; a summary of serial and parallel communication techniques for on-chip data transmission; explanations on how to design a wrapper for a locally synchronous cell, highlighting the issues associated with stoppable clocks; an examination of various types of priority arbiters, using signal transition graphs to show the specification of different designs (from the simplest to more complex multi-way arbiters) including ways of solving problems encountered in a wide range of applications; and, essential information on systems composed of independently timed regions, including a discussion on the problem of choice and the factors affecting the time taken to make choices in electronics. With its logical approach to design methodology, this will prove an invaluable guide for electronic and computer engineers and researchers working on the design of digital electronic hardware. Postgraduates and senior undergraduate students studying digital systems design as part of their electronic engineering course will struggle to find a resource that better details the information given inside this book TECHNOLOGY & ENGINEERING / Electronics / Circuits / Integrated bisacsh TECHNOLOGY & ENGINEERING / Electronics / Circuits / General bisacsh Digital integrated circuits / Design and construction fast Synchronization fast Timing circuits / Design and construction fast Timing circuits / Design and construction Digital integrated circuits / Design and construction Synchronization https://onlinelibrary.wiley.com/doi/book/10.1002/9780470517147 Verlag URL des Erstveröffentlichers Volltext |
spellingShingle | Kinniment, David Synchronization and arbitration in digital systems TECHNOLOGY & ENGINEERING / Electronics / Circuits / Integrated bisacsh TECHNOLOGY & ENGINEERING / Electronics / Circuits / General bisacsh Digital integrated circuits / Design and construction fast Synchronization fast Timing circuits / Design and construction fast Timing circuits / Design and construction Digital integrated circuits / Design and construction Synchronization |
title | Synchronization and arbitration in digital systems |
title_auth | Synchronization and arbitration in digital systems |
title_exact_search | Synchronization and arbitration in digital systems |
title_full | Synchronization and arbitration in digital systems David Kinniment |
title_fullStr | Synchronization and arbitration in digital systems David Kinniment |
title_full_unstemmed | Synchronization and arbitration in digital systems David Kinniment |
title_short | Synchronization and arbitration in digital systems |
title_sort | synchronization and arbitration in digital systems |
topic | TECHNOLOGY & ENGINEERING / Electronics / Circuits / Integrated bisacsh TECHNOLOGY & ENGINEERING / Electronics / Circuits / General bisacsh Digital integrated circuits / Design and construction fast Synchronization fast Timing circuits / Design and construction fast Timing circuits / Design and construction Digital integrated circuits / Design and construction Synchronization |
topic_facet | TECHNOLOGY & ENGINEERING / Electronics / Circuits / Integrated TECHNOLOGY & ENGINEERING / Electronics / Circuits / General Digital integrated circuits / Design and construction Synchronization Timing circuits / Design and construction |
url | https://onlinelibrary.wiley.com/doi/book/10.1002/9780470517147 |
work_keys_str_mv | AT kinnimentdavid synchronizationandarbitrationindigitalsystems |