Mixed systolic arrays: a reconfigurable multiprocessor architecture
Gespeichert in:
1. Verfasser: | |
---|---|
Format: | Buch |
Sprache: | English |
Veröffentlicht: |
1982
|
Schlagworte: | |
Beschreibung: | East Lansing, Mich., Univ., Diss., 1982. -Kopie, erschienen im Verl. Univ. Microfilms Internat., Ann Arbor, Mich. |
Beschreibung: | VIII, 107 S. graph. Darst. |
Internformat
MARC
LEADER | 00000nam a2200000zc 4500 | ||
---|---|---|---|
001 | BV021994064 | ||
003 | DE-604 | ||
005 | 00000000000000.0 | ||
007 | t | ||
008 | 060310s1982 d||| m||| 00||| eng d | ||
035 | |a (OCoLC)9275839 | ||
035 | |a (DE-599)BVBBV021994064 | ||
040 | |a DE-604 |b ger | ||
041 | 0 | |a eng | |
049 | |a DE-706 | ||
084 | |a ST 170 |0 (DE-625)143602: |2 rvk | ||
100 | 1 | |a Chang, Tung-Liang |e Verfasser |4 aut | |
245 | 1 | 0 | |a Mixed systolic arrays |b a reconfigurable multiprocessor architecture |
264 | 1 | |c 1982 | |
300 | |a VIII, 107 S. |b graph. Darst. | ||
336 | |b txt |2 rdacontent | ||
337 | |b n |2 rdamedia | ||
338 | |b nc |2 rdacarrier | ||
500 | |a East Lansing, Mich., Univ., Diss., 1982. -Kopie, erschienen im Verl. Univ. Microfilms Internat., Ann Arbor, Mich. | ||
650 | 4 | |a Computer architecture | |
650 | 4 | |a Multiprocessors | |
650 | 0 | 7 | |a VLSI |0 (DE-588)4117388-0 |2 gnd |9 rswk-swf |
650 | 0 | 7 | |a Mehrprozessorsystem |0 (DE-588)4038397-0 |2 gnd |9 rswk-swf |
650 | 0 | 7 | |a Entwurf |0 (DE-588)4121208-3 |2 gnd |9 rswk-swf |
655 | 7 | |0 (DE-588)4113937-9 |a Hochschulschrift |2 gnd-content | |
689 | 0 | 0 | |a Entwurf |0 (DE-588)4121208-3 |D s |
689 | 0 | 1 | |a Mehrprozessorsystem |0 (DE-588)4038397-0 |D s |
689 | 0 | 2 | |a VLSI |0 (DE-588)4117388-0 |D s |
689 | 0 | |5 DE-604 | |
999 | |a oai:aleph.bib-bvb.de:BVB01-015208780 |
Datensatz im Suchindex
_version_ | 1804135969637531648 |
---|---|
adam_txt | |
any_adam_object | |
any_adam_object_boolean | |
author | Chang, Tung-Liang |
author_facet | Chang, Tung-Liang |
author_role | aut |
author_sort | Chang, Tung-Liang |
author_variant | t l c tlc |
building | Verbundindex |
bvnumber | BV021994064 |
classification_rvk | ST 170 |
ctrlnum | (OCoLC)9275839 (DE-599)BVBBV021994064 |
discipline | Informatik |
discipline_str_mv | Informatik |
format | Book |
fullrecord | <?xml version="1.0" encoding="UTF-8"?><collection xmlns="http://www.loc.gov/MARC21/slim"><record><leader>01312nam a2200385zc 4500</leader><controlfield tag="001">BV021994064</controlfield><controlfield tag="003">DE-604</controlfield><controlfield tag="005">00000000000000.0</controlfield><controlfield tag="007">t</controlfield><controlfield tag="008">060310s1982 d||| m||| 00||| eng d</controlfield><datafield tag="035" ind1=" " ind2=" "><subfield code="a">(OCoLC)9275839</subfield></datafield><datafield tag="035" ind1=" " ind2=" "><subfield code="a">(DE-599)BVBBV021994064</subfield></datafield><datafield tag="040" ind1=" " ind2=" "><subfield code="a">DE-604</subfield><subfield code="b">ger</subfield></datafield><datafield tag="041" ind1="0" ind2=" "><subfield code="a">eng</subfield></datafield><datafield tag="049" ind1=" " ind2=" "><subfield code="a">DE-706</subfield></datafield><datafield tag="084" ind1=" " ind2=" "><subfield code="a">ST 170</subfield><subfield code="0">(DE-625)143602:</subfield><subfield code="2">rvk</subfield></datafield><datafield tag="100" ind1="1" ind2=" "><subfield code="a">Chang, Tung-Liang</subfield><subfield code="e">Verfasser</subfield><subfield code="4">aut</subfield></datafield><datafield tag="245" ind1="1" ind2="0"><subfield code="a">Mixed systolic arrays</subfield><subfield code="b">a reconfigurable multiprocessor architecture</subfield></datafield><datafield tag="264" ind1=" " ind2="1"><subfield code="c">1982</subfield></datafield><datafield tag="300" ind1=" " ind2=" "><subfield code="a">VIII, 107 S.</subfield><subfield code="b">graph. Darst.</subfield></datafield><datafield tag="336" ind1=" " ind2=" "><subfield code="b">txt</subfield><subfield code="2">rdacontent</subfield></datafield><datafield tag="337" ind1=" " ind2=" "><subfield code="b">n</subfield><subfield code="2">rdamedia</subfield></datafield><datafield tag="338" ind1=" " ind2=" "><subfield code="b">nc</subfield><subfield code="2">rdacarrier</subfield></datafield><datafield tag="500" ind1=" " ind2=" "><subfield code="a">East Lansing, Mich., Univ., Diss., 1982. -Kopie, erschienen im Verl. Univ. Microfilms Internat., Ann Arbor, Mich.</subfield></datafield><datafield tag="650" ind1=" " ind2="4"><subfield code="a">Computer architecture</subfield></datafield><datafield tag="650" ind1=" " ind2="4"><subfield code="a">Multiprocessors</subfield></datafield><datafield tag="650" ind1="0" ind2="7"><subfield code="a">VLSI</subfield><subfield code="0">(DE-588)4117388-0</subfield><subfield code="2">gnd</subfield><subfield code="9">rswk-swf</subfield></datafield><datafield tag="650" ind1="0" ind2="7"><subfield code="a">Mehrprozessorsystem</subfield><subfield code="0">(DE-588)4038397-0</subfield><subfield code="2">gnd</subfield><subfield code="9">rswk-swf</subfield></datafield><datafield tag="650" ind1="0" ind2="7"><subfield code="a">Entwurf</subfield><subfield code="0">(DE-588)4121208-3</subfield><subfield code="2">gnd</subfield><subfield code="9">rswk-swf</subfield></datafield><datafield tag="655" ind1=" " ind2="7"><subfield code="0">(DE-588)4113937-9</subfield><subfield code="a">Hochschulschrift</subfield><subfield code="2">gnd-content</subfield></datafield><datafield tag="689" ind1="0" ind2="0"><subfield code="a">Entwurf</subfield><subfield code="0">(DE-588)4121208-3</subfield><subfield code="D">s</subfield></datafield><datafield tag="689" ind1="0" ind2="1"><subfield code="a">Mehrprozessorsystem</subfield><subfield code="0">(DE-588)4038397-0</subfield><subfield code="D">s</subfield></datafield><datafield tag="689" ind1="0" ind2="2"><subfield code="a">VLSI</subfield><subfield code="0">(DE-588)4117388-0</subfield><subfield code="D">s</subfield></datafield><datafield tag="689" ind1="0" ind2=" "><subfield code="5">DE-604</subfield></datafield><datafield tag="999" ind1=" " ind2=" "><subfield code="a">oai:aleph.bib-bvb.de:BVB01-015208780</subfield></datafield></record></collection> |
genre | (DE-588)4113937-9 Hochschulschrift gnd-content |
genre_facet | Hochschulschrift |
id | DE-604.BV021994064 |
illustrated | Illustrated |
index_date | 2024-07-02T16:10:44Z |
indexdate | 2024-07-09T20:48:57Z |
institution | BVB |
language | English |
oai_aleph_id | oai:aleph.bib-bvb.de:BVB01-015208780 |
oclc_num | 9275839 |
open_access_boolean | |
owner | DE-706 |
owner_facet | DE-706 |
physical | VIII, 107 S. graph. Darst. |
publishDate | 1982 |
publishDateSearch | 1982 |
publishDateSort | 1982 |
record_format | marc |
spelling | Chang, Tung-Liang Verfasser aut Mixed systolic arrays a reconfigurable multiprocessor architecture 1982 VIII, 107 S. graph. Darst. txt rdacontent n rdamedia nc rdacarrier East Lansing, Mich., Univ., Diss., 1982. -Kopie, erschienen im Verl. Univ. Microfilms Internat., Ann Arbor, Mich. Computer architecture Multiprocessors VLSI (DE-588)4117388-0 gnd rswk-swf Mehrprozessorsystem (DE-588)4038397-0 gnd rswk-swf Entwurf (DE-588)4121208-3 gnd rswk-swf (DE-588)4113937-9 Hochschulschrift gnd-content Entwurf (DE-588)4121208-3 s Mehrprozessorsystem (DE-588)4038397-0 s VLSI (DE-588)4117388-0 s DE-604 |
spellingShingle | Chang, Tung-Liang Mixed systolic arrays a reconfigurable multiprocessor architecture Computer architecture Multiprocessors VLSI (DE-588)4117388-0 gnd Mehrprozessorsystem (DE-588)4038397-0 gnd Entwurf (DE-588)4121208-3 gnd |
subject_GND | (DE-588)4117388-0 (DE-588)4038397-0 (DE-588)4121208-3 (DE-588)4113937-9 |
title | Mixed systolic arrays a reconfigurable multiprocessor architecture |
title_auth | Mixed systolic arrays a reconfigurable multiprocessor architecture |
title_exact_search | Mixed systolic arrays a reconfigurable multiprocessor architecture |
title_exact_search_txtP | Mixed systolic arrays a reconfigurable multiprocessor architecture |
title_full | Mixed systolic arrays a reconfigurable multiprocessor architecture |
title_fullStr | Mixed systolic arrays a reconfigurable multiprocessor architecture |
title_full_unstemmed | Mixed systolic arrays a reconfigurable multiprocessor architecture |
title_short | Mixed systolic arrays |
title_sort | mixed systolic arrays a reconfigurable multiprocessor architecture |
title_sub | a reconfigurable multiprocessor architecture |
topic | Computer architecture Multiprocessors VLSI (DE-588)4117388-0 gnd Mehrprozessorsystem (DE-588)4038397-0 gnd Entwurf (DE-588)4121208-3 gnd |
topic_facet | Computer architecture Multiprocessors VLSI Mehrprozessorsystem Entwurf Hochschulschrift |
work_keys_str_mv | AT changtungliang mixedsystolicarraysareconfigurablemultiprocessorarchitecture |