Corolla partitioning for distributed logic simulation of VLSI circuits:
Abstract: "Time Warp has evolved to a common technique for distributed simulation. Speedup in Time Warp simulation systems mainly depends on two overhead factors: first, the load on the simulators has to be well balanced and second, communication and rollbacks have to be kept to a minimum. Both...
Gespeichert in:
Hauptverfasser: | , |
---|---|
Format: | Buch |
Sprache: | English |
Veröffentlicht: |
München
1993
|
Schriftenreihe: | Technische Universität <München>: TUM-I
9316 |
Schlagworte: | |
Zusammenfassung: | Abstract: "Time Warp has evolved to a common technique for distributed simulation. Speedup in Time Warp simulation systems mainly depends on two overhead factors: first, the load on the simulators has to be well balanced and second, communication and rollbacks have to be kept to a minimum. Both of these factors are influenced by the partitioning of the simulated system. In this paper, we focus on various static partitioning schemes used to partition digital circuits for distributed simulation. A new hierarchical partitioning approach is presented, compared and rated with other partitioning schemes by evaluating benchmark circuits. Partitioning is done in two steps: a fine grained clustering step based on corollas and a coarse grained step forming partitions using the connectivity matrix. The corolla approach yields very good partitioning results even for a large number of partitions. The achieved speedups are almost linear (up to 12 partitions for larger circuits), as long as the partition sizes are large enough so that communication between the simulators is not a bottleneck. The results reveal the great impact of partitioning on the acceleration of distributed logic simulation and show the effectiveness of the presented corolla partitioning scheme." |
Beschreibung: | 14 S. graph. Darst. |
Internformat
MARC
LEADER | 00000nam a2200000 cb4500 | ||
---|---|---|---|
001 | BV009130223 | ||
003 | DE-604 | ||
005 | 20040414 | ||
007 | t | ||
008 | 940307s1993 gw d||| t||| 00||| eng d | ||
016 | 7 | |a 940414295 |2 DE-101 | |
035 | |a (OCoLC)32526768 | ||
035 | |a (DE-599)BVBBV009130223 | ||
040 | |a DE-604 |b ger |e rakddb | ||
041 | 0 | |a eng | |
044 | |a gw |c DE | ||
049 | |a DE-29T |a DE-12 |a DE-91G | ||
100 | 1 | |a Sporrer, Christian |e Verfasser |4 aut | |
245 | 1 | 0 | |a Corolla partitioning for distributed logic simulation of VLSI circuits |c Christian Sporrer and Herbert Bauer |
264 | 1 | |a München |c 1993 | |
300 | |a 14 S. |b graph. Darst. | ||
336 | |b txt |2 rdacontent | ||
337 | |b n |2 rdamedia | ||
338 | |b nc |2 rdacarrier | ||
490 | 1 | |a Technische Universität <München>: TUM-I |v 9316 | |
490 | 1 | |a Sonderforschungsbereich Methoden und Werkzeuge für die Nutzung Paralleler Rechnerarchitekturen: SFB-Bericht / A |v 1993,7 | |
520 | 3 | |a Abstract: "Time Warp has evolved to a common technique for distributed simulation. Speedup in Time Warp simulation systems mainly depends on two overhead factors: first, the load on the simulators has to be well balanced and second, communication and rollbacks have to be kept to a minimum. Both of these factors are influenced by the partitioning of the simulated system. In this paper, we focus on various static partitioning schemes used to partition digital circuits for distributed simulation. A new hierarchical partitioning approach is presented, compared and rated with other partitioning schemes by evaluating benchmark circuits. Partitioning is done in two steps: a fine grained clustering step based on corollas and a coarse grained step forming partitions using the connectivity matrix. The corolla approach yields very good partitioning results even for a large number of partitions. The achieved speedups are almost linear (up to 12 partitions for larger circuits), as long as the partition sizes are large enough so that communication between the simulators is not a bottleneck. The results reveal the great impact of partitioning on the acceleration of distributed logic simulation and show the effectiveness of the presented corolla partitioning scheme." | |
650 | 4 | |a Integrated circuits | |
700 | 1 | |a Bauer, Herbert |e Verfasser |4 aut | |
810 | 2 | |a A |t Sonderforschungsbereich Methoden und Werkzeuge für die Nutzung Paralleler Rechnerarchitekturen: SFB-Bericht |v 1993,7 |w (DE-604)BV004627888 |9 1993,7 | |
830 | 0 | |a Technische Universität <München>: TUM-I |v 9316 |w (DE-604)BV006185376 |9 9316 | |
999 | |a oai:aleph.bib-bvb.de:BVB01-006051787 |
Datensatz im Suchindex
_version_ | 1804123546477133824 |
---|---|
any_adam_object | |
author | Sporrer, Christian Bauer, Herbert |
author_facet | Sporrer, Christian Bauer, Herbert |
author_role | aut aut |
author_sort | Sporrer, Christian |
author_variant | c s cs h b hb |
building | Verbundindex |
bvnumber | BV009130223 |
ctrlnum | (OCoLC)32526768 (DE-599)BVBBV009130223 |
format | Book |
fullrecord | <?xml version="1.0" encoding="UTF-8"?><collection xmlns="http://www.loc.gov/MARC21/slim"><record><leader>02602nam a2200349 cb4500</leader><controlfield tag="001">BV009130223</controlfield><controlfield tag="003">DE-604</controlfield><controlfield tag="005">20040414 </controlfield><controlfield tag="007">t</controlfield><controlfield tag="008">940307s1993 gw d||| t||| 00||| eng d</controlfield><datafield tag="016" ind1="7" ind2=" "><subfield code="a">940414295</subfield><subfield code="2">DE-101</subfield></datafield><datafield tag="035" ind1=" " ind2=" "><subfield code="a">(OCoLC)32526768</subfield></datafield><datafield tag="035" ind1=" " ind2=" "><subfield code="a">(DE-599)BVBBV009130223</subfield></datafield><datafield tag="040" ind1=" " ind2=" "><subfield code="a">DE-604</subfield><subfield code="b">ger</subfield><subfield code="e">rakddb</subfield></datafield><datafield tag="041" ind1="0" ind2=" "><subfield code="a">eng</subfield></datafield><datafield tag="044" ind1=" " ind2=" "><subfield code="a">gw</subfield><subfield code="c">DE</subfield></datafield><datafield tag="049" ind1=" " ind2=" "><subfield code="a">DE-29T</subfield><subfield code="a">DE-12</subfield><subfield code="a">DE-91G</subfield></datafield><datafield tag="100" ind1="1" ind2=" "><subfield code="a">Sporrer, Christian</subfield><subfield code="e">Verfasser</subfield><subfield code="4">aut</subfield></datafield><datafield tag="245" ind1="1" ind2="0"><subfield code="a">Corolla partitioning for distributed logic simulation of VLSI circuits</subfield><subfield code="c">Christian Sporrer and Herbert Bauer</subfield></datafield><datafield tag="264" ind1=" " ind2="1"><subfield code="a">München</subfield><subfield code="c">1993</subfield></datafield><datafield tag="300" ind1=" " ind2=" "><subfield code="a">14 S.</subfield><subfield code="b">graph. Darst.</subfield></datafield><datafield tag="336" ind1=" " ind2=" "><subfield code="b">txt</subfield><subfield code="2">rdacontent</subfield></datafield><datafield tag="337" ind1=" " ind2=" "><subfield code="b">n</subfield><subfield code="2">rdamedia</subfield></datafield><datafield tag="338" ind1=" " ind2=" "><subfield code="b">nc</subfield><subfield code="2">rdacarrier</subfield></datafield><datafield tag="490" ind1="1" ind2=" "><subfield code="a">Technische Universität <München>: TUM-I</subfield><subfield code="v">9316</subfield></datafield><datafield tag="490" ind1="1" ind2=" "><subfield code="a">Sonderforschungsbereich Methoden und Werkzeuge für die Nutzung Paralleler Rechnerarchitekturen: SFB-Bericht / A</subfield><subfield code="v">1993,7</subfield></datafield><datafield tag="520" ind1="3" ind2=" "><subfield code="a">Abstract: "Time Warp has evolved to a common technique for distributed simulation. Speedup in Time Warp simulation systems mainly depends on two overhead factors: first, the load on the simulators has to be well balanced and second, communication and rollbacks have to be kept to a minimum. Both of these factors are influenced by the partitioning of the simulated system. In this paper, we focus on various static partitioning schemes used to partition digital circuits for distributed simulation. A new hierarchical partitioning approach is presented, compared and rated with other partitioning schemes by evaluating benchmark circuits. Partitioning is done in two steps: a fine grained clustering step based on corollas and a coarse grained step forming partitions using the connectivity matrix. The corolla approach yields very good partitioning results even for a large number of partitions. The achieved speedups are almost linear (up to 12 partitions for larger circuits), as long as the partition sizes are large enough so that communication between the simulators is not a bottleneck. The results reveal the great impact of partitioning on the acceleration of distributed logic simulation and show the effectiveness of the presented corolla partitioning scheme."</subfield></datafield><datafield tag="650" ind1=" " ind2="4"><subfield code="a">Integrated circuits</subfield></datafield><datafield tag="700" ind1="1" ind2=" "><subfield code="a">Bauer, Herbert</subfield><subfield code="e">Verfasser</subfield><subfield code="4">aut</subfield></datafield><datafield tag="810" ind1="2" ind2=" "><subfield code="a">A</subfield><subfield code="t">Sonderforschungsbereich Methoden und Werkzeuge für die Nutzung Paralleler Rechnerarchitekturen: SFB-Bericht</subfield><subfield code="v">1993,7</subfield><subfield code="w">(DE-604)BV004627888</subfield><subfield code="9">1993,7</subfield></datafield><datafield tag="830" ind1=" " ind2="0"><subfield code="a">Technische Universität <München>: TUM-I</subfield><subfield code="v">9316</subfield><subfield code="w">(DE-604)BV006185376</subfield><subfield code="9">9316</subfield></datafield><datafield tag="999" ind1=" " ind2=" "><subfield code="a">oai:aleph.bib-bvb.de:BVB01-006051787</subfield></datafield></record></collection> |
id | DE-604.BV009130223 |
illustrated | Illustrated |
indexdate | 2024-07-09T17:31:29Z |
institution | BVB |
language | English |
oai_aleph_id | oai:aleph.bib-bvb.de:BVB01-006051787 |
oclc_num | 32526768 |
open_access_boolean | |
owner | DE-29T DE-12 DE-91G DE-BY-TUM |
owner_facet | DE-29T DE-12 DE-91G DE-BY-TUM |
physical | 14 S. graph. Darst. |
publishDate | 1993 |
publishDateSearch | 1993 |
publishDateSort | 1993 |
record_format | marc |
series | Technische Universität <München>: TUM-I |
series2 | Technische Universität <München>: TUM-I Sonderforschungsbereich Methoden und Werkzeuge für die Nutzung Paralleler Rechnerarchitekturen: SFB-Bericht / A |
spelling | Sporrer, Christian Verfasser aut Corolla partitioning for distributed logic simulation of VLSI circuits Christian Sporrer and Herbert Bauer München 1993 14 S. graph. Darst. txt rdacontent n rdamedia nc rdacarrier Technische Universität <München>: TUM-I 9316 Sonderforschungsbereich Methoden und Werkzeuge für die Nutzung Paralleler Rechnerarchitekturen: SFB-Bericht / A 1993,7 Abstract: "Time Warp has evolved to a common technique for distributed simulation. Speedup in Time Warp simulation systems mainly depends on two overhead factors: first, the load on the simulators has to be well balanced and second, communication and rollbacks have to be kept to a minimum. Both of these factors are influenced by the partitioning of the simulated system. In this paper, we focus on various static partitioning schemes used to partition digital circuits for distributed simulation. A new hierarchical partitioning approach is presented, compared and rated with other partitioning schemes by evaluating benchmark circuits. Partitioning is done in two steps: a fine grained clustering step based on corollas and a coarse grained step forming partitions using the connectivity matrix. The corolla approach yields very good partitioning results even for a large number of partitions. The achieved speedups are almost linear (up to 12 partitions for larger circuits), as long as the partition sizes are large enough so that communication between the simulators is not a bottleneck. The results reveal the great impact of partitioning on the acceleration of distributed logic simulation and show the effectiveness of the presented corolla partitioning scheme." Integrated circuits Bauer, Herbert Verfasser aut A Sonderforschungsbereich Methoden und Werkzeuge für die Nutzung Paralleler Rechnerarchitekturen: SFB-Bericht 1993,7 (DE-604)BV004627888 1993,7 Technische Universität <München>: TUM-I 9316 (DE-604)BV006185376 9316 |
spellingShingle | Sporrer, Christian Bauer, Herbert Corolla partitioning for distributed logic simulation of VLSI circuits Technische Universität <München>: TUM-I Integrated circuits |
title | Corolla partitioning for distributed logic simulation of VLSI circuits |
title_auth | Corolla partitioning for distributed logic simulation of VLSI circuits |
title_exact_search | Corolla partitioning for distributed logic simulation of VLSI circuits |
title_full | Corolla partitioning for distributed logic simulation of VLSI circuits Christian Sporrer and Herbert Bauer |
title_fullStr | Corolla partitioning for distributed logic simulation of VLSI circuits Christian Sporrer and Herbert Bauer |
title_full_unstemmed | Corolla partitioning for distributed logic simulation of VLSI circuits Christian Sporrer and Herbert Bauer |
title_short | Corolla partitioning for distributed logic simulation of VLSI circuits |
title_sort | corolla partitioning for distributed logic simulation of vlsi circuits |
topic | Integrated circuits |
topic_facet | Integrated circuits |
volume_link | (DE-604)BV004627888 (DE-604)BV006185376 |
work_keys_str_mv | AT sporrerchristian corollapartitioningfordistributedlogicsimulationofvlsicircuits AT bauerherbert corollapartitioningfordistributedlogicsimulationofvlsicircuits |