VLSI 89: proceedings of the IFIP TC 10 WG 10.5 International Conference on Very Large Scale Integration Munich, Federal Republic of Germany, 16 - 18 August, 1989
Gespeichert in:
Format: | Tagungsbericht Buch |
---|---|
Sprache: | English |
Veröffentlicht: |
Amsterdam u.a.
North-Holland
1990
|
Schlagworte: | |
Online-Zugang: | Inhaltsverzeichnis |
Beschreibung: | Literaturangaben |
Beschreibung: | XIII, 516 S. Ill., graph. Darst. |
ISBN: | 0444883444 |
Internformat
MARC
LEADER | 00000nam a2200000 c 4500 | ||
---|---|---|---|
001 | BV004441853 | ||
003 | DE-604 | ||
005 | 19931006 | ||
007 | t| | ||
008 | 910809s1990 xx ad|| |||| 10||| engod | ||
020 | |a 0444883444 |9 0-444-88344-4 | ||
035 | |a (OCoLC)21411244 | ||
035 | |a (DE-599)BVBBV004441853 | ||
040 | |a DE-604 |b ger |e rakddb | ||
041 | 0 | |a eng | |
049 | |a DE-91 |a DE-384 |a DE-20 |a DE-11 | ||
050 | 0 | |a TK7874 | |
082 | 0 | |a 621.39/5 |2 20 | |
084 | |a ELT 272f |2 stub | ||
245 | 1 | 0 | |a VLSI 89 |b proceedings of the IFIP TC 10 WG 10.5 International Conference on Very Large Scale Integration Munich, Federal Republic of Germany, 16 - 18 August, 1989 |c ed. by G. Musgrave ... |
264 | 1 | |a Amsterdam u.a. |b North-Holland |c 1990 | |
300 | |a XIII, 516 S. |b Ill., graph. Darst. | ||
336 | |b txt |2 rdacontent | ||
337 | |b n |2 rdamedia | ||
338 | |b nc |2 rdacarrier | ||
500 | |a Literaturangaben | ||
650 | 4 | |a Circuits intégrés à très grande échelle - Congrès | |
650 | 7 | |a Circuits intégrés à très grande échelle - Congrès |2 ram | |
650 | 7 | |a VLSI |2 inriac | |
650 | 7 | |a architecture VLSI |2 inriac | |
650 | 7 | |a architecture dédiée |2 inriac | |
650 | 7 | |a architecture processeur |2 inriac | |
650 | 7 | |a conception VLSI |2 inriac | |
650 | 7 | |a coprocesseur |2 inriac | |
650 | 7 | |a optimisation |2 inriac | |
650 | 7 | |a processeur VLSI |2 inriac | |
650 | 7 | |a simulation |2 inriac | |
650 | 7 | |a synthèse VLSI |2 inriac | |
650 | 7 | |a test VLSI |2 inriac | |
650 | 7 | |a traitement signal |2 inriac | |
650 | 7 | |a vérification |2 inriac | |
650 | 4 | |a Integrated circuits |x Very large scale integration |v Congresses | |
650 | 0 | 7 | |a Digitaltechnik |0 (DE-588)4012303-0 |2 gnd |9 rswk-swf |
650 | 0 | 7 | |a Entwurf |0 (DE-588)4121208-3 |2 gnd |9 rswk-swf |
650 | 0 | 7 | |a VLSI |0 (DE-588)4117388-0 |2 gnd |9 rswk-swf |
655 | 7 | |0 (DE-588)1071861417 |a Konferenzschrift |y 1989 |z München |2 gnd-content | |
689 | 0 | 0 | |a VLSI |0 (DE-588)4117388-0 |D s |
689 | 0 | 1 | |a Entwurf |0 (DE-588)4121208-3 |D s |
689 | 0 | |5 DE-604 | |
689 | 1 | 0 | |a VLSI |0 (DE-588)4117388-0 |D s |
689 | 1 | 1 | |a Digitaltechnik |0 (DE-588)4012303-0 |D s |
689 | 1 | |5 DE-604 | |
700 | 1 | |a Musgrave, G. |e Sonstige |4 oth | |
711 | 2 | |a International Conference on Very Large Scale Integration |n 5 |d 1989 |c München |j Sonstige |0 (DE-588)5045228-9 |4 oth | |
856 | 4 | 2 | |m Digitalisierung TU Muenchen |q application/pdf |u http://bvbr.bib-bvb.de:8991/F?func=service&doc_library=BVB01&local_base=BVB01&doc_number=002755615&sequence=000002&line_number=0001&func_code=DB_RECORDS&service_type=MEDIA |3 Inhaltsverzeichnis |
943 | 1 | |a oai:aleph.bib-bvb.de:BVB01-002755615 |
Datensatz im Suchindex
_version_ | 1820868301858799616 |
---|---|
adam_text |
CONTENTS
Preface
v
Organization
vii
Session
1:
Cell Generation
1.1.
Open Integrated Design Environment: Wishful Thinking or
Realistic Goal?
R.
Piloty
3
1.2.
Single-Level Wiring for Cell Compilers
R. Nair
13
1.3.
A Module Generation System of Dense Pseudo-Random Layouts
for Speed-Tuned
MOS
Circuits
Z.-J. Dai, Y.
Sone,
and K.
Asada
23
Session
2:
Processor Architectures
2.1.
ARM3
-
32b RISC Processor with 4Kbyte On-Chip Cache
S.B. Furber, A.R.P. Thomas, H.E. Oldham,
D.W.
Howard,
J.S. Urquhart, and A.R. Wilson
35
2.2.
SPRINT: A Processor for a Parallel Architecture
P.A.
Rounce, K. Chan,
M. Hardie,
and K. Steptoe
45
2.3.
From Chip to System: The SPUR CPU Experience
S.I. Kong,
D.D.
Lee, R.H. Katz, D.A. Hodges, and
D.A. Patterson
55
Session
3:
Simulation and Verification
3.1.
The Ivory Lisp Processor Project
-
Some Experiences with
Big VLSI
N. Weste 67
x
Contents
3.2. SLS: an
Efficient Switch-Level Timing Simulator Using
Min-Max
Voltage Waveforms
A.J. van Genderen
79
3.3.
VERA, a
Rule-Based Verification Assistant for
VLSI Circuit Design
A.P.
Kostelijk
89
Session
4:
Formal Verification and Testing
4.1.
Formally Based System Design
-
Interactive Hardware
Scheduling
M.P. Fourman and E.M. Mayger
101
4.2.
Formal Specification and Verification of Synthesized
MOS
Structures
J.J. Joyce
113
4.3.
Synthesis of Dedicated Controllers for Concurrent Checking
R. Leveugle and G. Saucier
123
4.4.
An Efficient Implementation of the BALLAST Partial
Scan Architecture
R. Gupta, R. Gupta, and M.A.
Breuer 133
4.5.
The BED Concept
—
A Method and a Language for Modular
Test Generation
W. Roth, M. Johansson, and W. Glunz
143
4.6.
Test Expertise for ASICs
M. Crastes
de
Paulet, M.
Karam,
and G. Saucier
153
4.7.
DC Macromodelling of Mixed Signal Integrated Circuits for
Testing Purposes
J.B. Hibbert and A.P. Dorey
163
Session
5:
Synthesis
5.1.
The Relationship between Logic Synthesis and Test
S. Devadas, Hi-Keung Tony Ma, A.R. Newton,
and A. Sangiovanm-Vincentelli
175
5.2.
Synthesis of Multiple Level Logic from Symbolic High-Level
Description Languages
B. Lin and A.R. Newton
187
Contents xi
5.3. CALLAS -
Conversion
of Algorithms to Library
Adaptable Structures
P. Duzy, H.
Krämer,
M. Neher, M.
Piisi, W.
Rosenstiel,
T.
Wecker 197
5.4.
Background Memory
Synthesis for Algebraic Algorithms on
Multi-Processor DSP Chips
I. Verbauwhede, F. Catthoor, J. Vandewalle, and H.
De Man 209
Session
6:
Logic and Timing Optimization
6.1.
Encoding Symbolic Inputs for Multi-Level Logic Implementation
S. Malik, R.K. Brayton, A. Sangiovanni-Vincentelli
221
6.2.
Boolean Relations and the Incomplete Specification of
Logic Networks
R.K. Brayton and F. Somenzi
231
6.3.
Designing ffigh-Performance Digital Circuits Using
Wave Pipelining
D. Wong, G.
De Micheli,
and
M. Flynn
241
Session
7:
Language and Co-Processors
7.1.
VLSI Packaging Technologies for High Speed Electronic Systems
T. Ohsaki
255
7.2.
Design and Fabrication of Pegasus Prolog Processor
K.
Seo
and Y. Yokota
265
7.3.
A VLSI Coprocessor Implementing the Programming
Language Scheme
J. Lohse and R.
Rauscher 275
7.4.
Implementation of LSI Sort Chip for Bimodal Sort Memory
M. Kitsuregawa, W. Yang, S. Fushimi, H. Kimura, J. Shinano,
and Y. Kasahara
285
7.5.
PIPE: a Hardware Accelerator for
Scanline
Interpolation and
Hidden Surface Removal
K.S. Eo, CM. Kyung, and
S.S.
Kim
295
Contents
Session 8:
Memories and
Special
Architectures
8.1.
ASIC Intelligent Memory (Invited)
T. Iizuka
307
8.2.
The Design of a Content Associative Memory
Wu Hongjiang and Qiu Yulin
319
8.3.
Functional Memory Type Parallel Architecture for
Image Processing
A.
Nakano,
H.
Yasuura, and
K. Tamaru
329
8.4.
WSI
Array Processors with
Reconfigurable
Links
Yi-Chieh Chang and K.G. Shin
339
8.5.
Bit-Serial Pre-Processing for Recognition of Hand-Written
Drawing Image Using CMOS Neural Module
H. Takakubo and K. Shono
349
Session
9:
Signal Processing
9.1.
An Illustration of
Micropipelines
Using Two-Dimensional
Fourier Transform Architectures
J.C. Mudge
359
9.2. 20
MHZ
16
x
16
Discrete Cosine Transform
1С:
CAD and
Architectural Methodology
S.G. Smith and J.M. Rischard
369
9.3.
A Comparison of Path Memory Techniques for
VLSI Viterbi Decoders
DJ. Coggins, DJ.
Skellern, R.A. Keaney, and JJ. Nicolas
379
9.4.
MIMIC, A Custom VLSI Parallel Processor for
Musical Sound Synthesis
J. Wawrzynek and T.
von Eicken 389
Session
10:
Routing
10.1.
Global Routing in a Module Generation Environment
I. Vandeweerd, P. Six, and H.
De Man 401
10.2.
Mercury: A New Approach to Macro-Cell Global Routing
Y. Nishizaki, M. Igusa, and A. Sangiovanni-Vicentelli
411
Contents
Session 11:
Placement
11.1. Macrocell
Placement
by
Global
Optimization with
Uniform Cell Distribution
H.Ch.
Ranke
and F.M. Johannes
423
11.2.
Process-Independent
ŽD-Compaction
in a Symbolic Design
Environment
W. Bonath and M. Glesner
433
11.3.
Sea-of-Gates Placement by Simultaneous Quadratic
Programming Combined with Improved Partitioning
J.M. Kleinhans,
G.
Sigi,
and F.M. Johannes
445
11.4.
Fang: A Joiner for Compacted Cells
С
Cheng and A.M. Despain
455
11.5.
Flexible Boundaries for Layout Synthesis
M. Lefebvre and Chong Chan
465
Session
12:
Closing Session
12.1.
Analytically Based Yield Simulation of VLSI Macrocells
I. Chen and
AJ.
Strojwas
477
12.2.
Microdynamic Structures on Silicon
R.S.
Muller
487
Appendix
Special Session: Framework
A.I. An Object-Oriented Modular Approach to Design Management
M.
Treffers,
P. van
den Hamer,
M.
Cariili, C. Fasce,
P. Gubian,
F. Bretschneider,
A. Hsu,
and H.
Lagger 497
A.2. The NMP-CADLAB Framework
J.
Haabma,
В.
Steinmüller,
P.-A.
Gussander, and
T. Lengauer
505
Author
Index
515 |
any_adam_object | 1 |
building | Verbundindex |
bvnumber | BV004441853 |
callnumber-first | T - Technology |
callnumber-label | TK7874 |
callnumber-raw | TK7874 |
callnumber-search | TK7874 |
callnumber-sort | TK 47874 |
callnumber-subject | TK - Electrical and Nuclear Engineering |
classification_rvk | SS 1989 |
classification_tum | ELT 272f |
ctrlnum | (OCoLC)21411244 (DE-599)BVBBV004441853 |
dewey-full | 621.39/5 |
dewey-hundreds | 600 - Technology (Applied sciences) |
dewey-ones | 621 - Applied physics |
dewey-raw | 621.39/5 |
dewey-search | 621.39/5 |
dewey-sort | 3621.39 15 |
dewey-tens | 620 - Engineering and allied operations |
discipline | Elektrotechnik Elektrotechnik / Elektronik / Nachrichtentechnik |
format | Conference Proceeding Book |
fullrecord | <?xml version="1.0" encoding="UTF-8"?><collection xmlns="http://www.loc.gov/MARC21/slim"><record><leader>00000nam a2200000 c 4500</leader><controlfield tag="001">BV004441853</controlfield><controlfield tag="003">DE-604</controlfield><controlfield tag="005">19931006</controlfield><controlfield tag="007">t|</controlfield><controlfield tag="008">910809s1990 xx ad|| |||| 10||| engod</controlfield><datafield tag="020" ind1=" " ind2=" "><subfield code="a">0444883444</subfield><subfield code="9">0-444-88344-4</subfield></datafield><datafield tag="035" ind1=" " ind2=" "><subfield code="a">(OCoLC)21411244</subfield></datafield><datafield tag="035" ind1=" " ind2=" "><subfield code="a">(DE-599)BVBBV004441853</subfield></datafield><datafield tag="040" ind1=" " ind2=" "><subfield code="a">DE-604</subfield><subfield code="b">ger</subfield><subfield code="e">rakddb</subfield></datafield><datafield tag="041" ind1="0" ind2=" "><subfield code="a">eng</subfield></datafield><datafield tag="049" ind1=" " ind2=" "><subfield code="a">DE-91</subfield><subfield code="a">DE-384</subfield><subfield code="a">DE-20</subfield><subfield code="a">DE-11</subfield></datafield><datafield tag="050" ind1=" " ind2="0"><subfield code="a">TK7874</subfield></datafield><datafield tag="082" ind1="0" ind2=" "><subfield code="a">621.39/5</subfield><subfield code="2">20</subfield></datafield><datafield tag="084" ind1=" " ind2=" "><subfield code="a">ELT 272f</subfield><subfield code="2">stub</subfield></datafield><datafield tag="245" ind1="1" ind2="0"><subfield code="a">VLSI 89</subfield><subfield code="b">proceedings of the IFIP TC 10 WG 10.5 International Conference on Very Large Scale Integration Munich, Federal Republic of Germany, 16 - 18 August, 1989</subfield><subfield code="c">ed. by G. Musgrave ...</subfield></datafield><datafield tag="264" ind1=" " ind2="1"><subfield code="a">Amsterdam u.a.</subfield><subfield code="b">North-Holland</subfield><subfield code="c">1990</subfield></datafield><datafield tag="300" ind1=" " ind2=" "><subfield code="a">XIII, 516 S.</subfield><subfield code="b">Ill., graph. Darst.</subfield></datafield><datafield tag="336" ind1=" " ind2=" "><subfield code="b">txt</subfield><subfield code="2">rdacontent</subfield></datafield><datafield tag="337" ind1=" " ind2=" "><subfield code="b">n</subfield><subfield code="2">rdamedia</subfield></datafield><datafield tag="338" ind1=" " ind2=" "><subfield code="b">nc</subfield><subfield code="2">rdacarrier</subfield></datafield><datafield tag="500" ind1=" " ind2=" "><subfield code="a">Literaturangaben</subfield></datafield><datafield tag="650" ind1=" " ind2="4"><subfield code="a">Circuits intégrés à très grande échelle - Congrès</subfield></datafield><datafield tag="650" ind1=" " ind2="7"><subfield code="a">Circuits intégrés à très grande échelle - Congrès</subfield><subfield code="2">ram</subfield></datafield><datafield tag="650" ind1=" " ind2="7"><subfield code="a">VLSI</subfield><subfield code="2">inriac</subfield></datafield><datafield tag="650" ind1=" " ind2="7"><subfield code="a">architecture VLSI</subfield><subfield code="2">inriac</subfield></datafield><datafield tag="650" ind1=" " ind2="7"><subfield code="a">architecture dédiée</subfield><subfield code="2">inriac</subfield></datafield><datafield tag="650" ind1=" " ind2="7"><subfield code="a">architecture processeur</subfield><subfield code="2">inriac</subfield></datafield><datafield tag="650" ind1=" " ind2="7"><subfield code="a">conception VLSI</subfield><subfield code="2">inriac</subfield></datafield><datafield tag="650" ind1=" " ind2="7"><subfield code="a">coprocesseur</subfield><subfield code="2">inriac</subfield></datafield><datafield tag="650" ind1=" " ind2="7"><subfield code="a">optimisation</subfield><subfield code="2">inriac</subfield></datafield><datafield tag="650" ind1=" " ind2="7"><subfield code="a">processeur VLSI</subfield><subfield code="2">inriac</subfield></datafield><datafield tag="650" ind1=" " ind2="7"><subfield code="a">simulation</subfield><subfield code="2">inriac</subfield></datafield><datafield tag="650" ind1=" " ind2="7"><subfield code="a">synthèse VLSI</subfield><subfield code="2">inriac</subfield></datafield><datafield tag="650" ind1=" " ind2="7"><subfield code="a">test VLSI</subfield><subfield code="2">inriac</subfield></datafield><datafield tag="650" ind1=" " ind2="7"><subfield code="a">traitement signal</subfield><subfield code="2">inriac</subfield></datafield><datafield tag="650" ind1=" " ind2="7"><subfield code="a">vérification</subfield><subfield code="2">inriac</subfield></datafield><datafield tag="650" ind1=" " ind2="4"><subfield code="a">Integrated circuits</subfield><subfield code="x">Very large scale integration</subfield><subfield code="v">Congresses</subfield></datafield><datafield tag="650" ind1="0" ind2="7"><subfield code="a">Digitaltechnik</subfield><subfield code="0">(DE-588)4012303-0</subfield><subfield code="2">gnd</subfield><subfield code="9">rswk-swf</subfield></datafield><datafield tag="650" ind1="0" ind2="7"><subfield code="a">Entwurf</subfield><subfield code="0">(DE-588)4121208-3</subfield><subfield code="2">gnd</subfield><subfield code="9">rswk-swf</subfield></datafield><datafield tag="650" ind1="0" ind2="7"><subfield code="a">VLSI</subfield><subfield code="0">(DE-588)4117388-0</subfield><subfield code="2">gnd</subfield><subfield code="9">rswk-swf</subfield></datafield><datafield tag="655" ind1=" " ind2="7"><subfield code="0">(DE-588)1071861417</subfield><subfield code="a">Konferenzschrift</subfield><subfield code="y">1989</subfield><subfield code="z">München</subfield><subfield code="2">gnd-content</subfield></datafield><datafield tag="689" ind1="0" ind2="0"><subfield code="a">VLSI</subfield><subfield code="0">(DE-588)4117388-0</subfield><subfield code="D">s</subfield></datafield><datafield tag="689" ind1="0" ind2="1"><subfield code="a">Entwurf</subfield><subfield code="0">(DE-588)4121208-3</subfield><subfield code="D">s</subfield></datafield><datafield tag="689" ind1="0" ind2=" "><subfield code="5">DE-604</subfield></datafield><datafield tag="689" ind1="1" ind2="0"><subfield code="a">VLSI</subfield><subfield code="0">(DE-588)4117388-0</subfield><subfield code="D">s</subfield></datafield><datafield tag="689" ind1="1" ind2="1"><subfield code="a">Digitaltechnik</subfield><subfield code="0">(DE-588)4012303-0</subfield><subfield code="D">s</subfield></datafield><datafield tag="689" ind1="1" ind2=" "><subfield code="5">DE-604</subfield></datafield><datafield tag="700" ind1="1" ind2=" "><subfield code="a">Musgrave, G.</subfield><subfield code="e">Sonstige</subfield><subfield code="4">oth</subfield></datafield><datafield tag="711" ind1="2" ind2=" "><subfield code="a">International Conference on Very Large Scale Integration</subfield><subfield code="n">5</subfield><subfield code="d">1989</subfield><subfield code="c">München</subfield><subfield code="j">Sonstige</subfield><subfield code="0">(DE-588)5045228-9</subfield><subfield code="4">oth</subfield></datafield><datafield tag="856" ind1="4" ind2="2"><subfield code="m">Digitalisierung TU Muenchen</subfield><subfield code="q">application/pdf</subfield><subfield code="u">http://bvbr.bib-bvb.de:8991/F?func=service&doc_library=BVB01&local_base=BVB01&doc_number=002755615&sequence=000002&line_number=0001&func_code=DB_RECORDS&service_type=MEDIA</subfield><subfield code="3">Inhaltsverzeichnis</subfield></datafield><datafield tag="943" ind1="1" ind2=" "><subfield code="a">oai:aleph.bib-bvb.de:BVB01-002755615</subfield></datafield></record></collection> |
genre | (DE-588)1071861417 Konferenzschrift 1989 München gnd-content |
genre_facet | Konferenzschrift 1989 München |
id | DE-604.BV004441853 |
illustrated | Illustrated |
indexdate | 2025-01-10T13:22:11Z |
institution | BVB |
institution_GND | (DE-588)5045228-9 |
isbn | 0444883444 |
language | English |
oai_aleph_id | oai:aleph.bib-bvb.de:BVB01-002755615 |
oclc_num | 21411244 |
open_access_boolean | |
owner | DE-91 DE-BY-TUM DE-384 DE-20 DE-11 |
owner_facet | DE-91 DE-BY-TUM DE-384 DE-20 DE-11 |
physical | XIII, 516 S. Ill., graph. Darst. |
publishDate | 1990 |
publishDateSearch | 1990 |
publishDateSort | 1990 |
publisher | North-Holland |
record_format | marc |
spelling | VLSI 89 proceedings of the IFIP TC 10 WG 10.5 International Conference on Very Large Scale Integration Munich, Federal Republic of Germany, 16 - 18 August, 1989 ed. by G. Musgrave ... Amsterdam u.a. North-Holland 1990 XIII, 516 S. Ill., graph. Darst. txt rdacontent n rdamedia nc rdacarrier Literaturangaben Circuits intégrés à très grande échelle - Congrès Circuits intégrés à très grande échelle - Congrès ram VLSI inriac architecture VLSI inriac architecture dédiée inriac architecture processeur inriac conception VLSI inriac coprocesseur inriac optimisation inriac processeur VLSI inriac simulation inriac synthèse VLSI inriac test VLSI inriac traitement signal inriac vérification inriac Integrated circuits Very large scale integration Congresses Digitaltechnik (DE-588)4012303-0 gnd rswk-swf Entwurf (DE-588)4121208-3 gnd rswk-swf VLSI (DE-588)4117388-0 gnd rswk-swf (DE-588)1071861417 Konferenzschrift 1989 München gnd-content VLSI (DE-588)4117388-0 s Entwurf (DE-588)4121208-3 s DE-604 Digitaltechnik (DE-588)4012303-0 s Musgrave, G. Sonstige oth International Conference on Very Large Scale Integration 5 1989 München Sonstige (DE-588)5045228-9 oth Digitalisierung TU Muenchen application/pdf http://bvbr.bib-bvb.de:8991/F?func=service&doc_library=BVB01&local_base=BVB01&doc_number=002755615&sequence=000002&line_number=0001&func_code=DB_RECORDS&service_type=MEDIA Inhaltsverzeichnis |
spellingShingle | VLSI 89 proceedings of the IFIP TC 10 WG 10.5 International Conference on Very Large Scale Integration Munich, Federal Republic of Germany, 16 - 18 August, 1989 Circuits intégrés à très grande échelle - Congrès Circuits intégrés à très grande échelle - Congrès ram VLSI inriac architecture VLSI inriac architecture dédiée inriac architecture processeur inriac conception VLSI inriac coprocesseur inriac optimisation inriac processeur VLSI inriac simulation inriac synthèse VLSI inriac test VLSI inriac traitement signal inriac vérification inriac Integrated circuits Very large scale integration Congresses Digitaltechnik (DE-588)4012303-0 gnd Entwurf (DE-588)4121208-3 gnd VLSI (DE-588)4117388-0 gnd |
subject_GND | (DE-588)4012303-0 (DE-588)4121208-3 (DE-588)4117388-0 (DE-588)1071861417 |
title | VLSI 89 proceedings of the IFIP TC 10 WG 10.5 International Conference on Very Large Scale Integration Munich, Federal Republic of Germany, 16 - 18 August, 1989 |
title_auth | VLSI 89 proceedings of the IFIP TC 10 WG 10.5 International Conference on Very Large Scale Integration Munich, Federal Republic of Germany, 16 - 18 August, 1989 |
title_exact_search | VLSI 89 proceedings of the IFIP TC 10 WG 10.5 International Conference on Very Large Scale Integration Munich, Federal Republic of Germany, 16 - 18 August, 1989 |
title_full | VLSI 89 proceedings of the IFIP TC 10 WG 10.5 International Conference on Very Large Scale Integration Munich, Federal Republic of Germany, 16 - 18 August, 1989 ed. by G. Musgrave ... |
title_fullStr | VLSI 89 proceedings of the IFIP TC 10 WG 10.5 International Conference on Very Large Scale Integration Munich, Federal Republic of Germany, 16 - 18 August, 1989 ed. by G. Musgrave ... |
title_full_unstemmed | VLSI 89 proceedings of the IFIP TC 10 WG 10.5 International Conference on Very Large Scale Integration Munich, Federal Republic of Germany, 16 - 18 August, 1989 ed. by G. Musgrave ... |
title_short | VLSI 89 |
title_sort | vlsi 89 proceedings of the ifip tc 10 wg 10 5 international conference on very large scale integration munich federal republic of germany 16 18 august 1989 |
title_sub | proceedings of the IFIP TC 10 WG 10.5 International Conference on Very Large Scale Integration Munich, Federal Republic of Germany, 16 - 18 August, 1989 |
topic | Circuits intégrés à très grande échelle - Congrès Circuits intégrés à très grande échelle - Congrès ram VLSI inriac architecture VLSI inriac architecture dédiée inriac architecture processeur inriac conception VLSI inriac coprocesseur inriac optimisation inriac processeur VLSI inriac simulation inriac synthèse VLSI inriac test VLSI inriac traitement signal inriac vérification inriac Integrated circuits Very large scale integration Congresses Digitaltechnik (DE-588)4012303-0 gnd Entwurf (DE-588)4121208-3 gnd VLSI (DE-588)4117388-0 gnd |
topic_facet | Circuits intégrés à très grande échelle - Congrès VLSI architecture VLSI architecture dédiée architecture processeur conception VLSI coprocesseur optimisation processeur VLSI simulation synthèse VLSI test VLSI traitement signal vérification Integrated circuits Very large scale integration Congresses Digitaltechnik Entwurf Konferenzschrift 1989 München |
url | http://bvbr.bib-bvb.de:8991/F?func=service&doc_library=BVB01&local_base=BVB01&doc_number=002755615&sequence=000002&line_number=0001&func_code=DB_RECORDS&service_type=MEDIA |
work_keys_str_mv | AT musgraveg vlsi89proceedingsoftheifiptc10wg105internationalconferenceonverylargescaleintegrationmunichfederalrepublicofgermany1618august1989 AT internationalconferenceonverylargescaleintegrationmunchen vlsi89proceedingsoftheifiptc10wg105internationalconferenceonverylargescaleintegrationmunichfederalrepublicofgermany1618august1989 |