Exploring Memory Hierarchy Design with Emerging Memory Technologies:
Gespeichert in:
1. Verfasser: | |
---|---|
Format: | Elektronisch E-Book |
Sprache: | English |
Veröffentlicht: |
2014
|
Schriftenreihe: | Lecture Notes in Electrical Engineering
267 |
Schlagworte: | |
Online-Zugang: | BTU01 FHA01 FHI01 FHN01 FHR01 FKE01 FRO01 FWS01 FWS02 UBY01 Volltext Inhaltsverzeichnis Abstract |
Beschreibung: | This book equips readers with tools for computer architecture of high performance, low power, and high reliability memory hierarchy in computer systems based on emerging memory technologies, such as STTRAM, PCM, FBDRAM, etc. The techniques described offer advantages of high density, near-zero static power, and immunity to soft errors, which have the potential of overcoming the "memory wall." The authors discuss memory design from various perspectives: emerging memory technologies are employed in the memory hierarchy with novel architecture modification; hybrid memory structure is introduced to leverage advantages from multiple memory technologies; an analytical model named "Moguls" is introduced to explore quantitatively the optimization design of a memory hierarchy; finally, the vulnerability of the CMPs to radiation-based soft errors is improved by replacing different levels of on-chip memory with STT-RAMs. · Provides a holistic study of using emerging memory technologies in different levels of the memory hierarchy; · Equips readers with techniques for memory design with improved performance, energy consumption, and reliability; · Includes coverage of all memory levels, ranging from cache to storage; · Explains how to choose the proper memory technologies in different levels of the memory hierarchy |
Beschreibung: | 1 Online-Ressource (VII, 122 p.) 71 illus., 57 illus. in color |
ISBN: | 9783319006819 |
DOI: | 10.1007/978-3-319-00681-9 |
Internformat
MARC
LEADER | 00000nmm a2200000zcb4500 | ||
---|---|---|---|
001 | BV041470914 | ||
003 | DE-604 | ||
005 | 20160315 | ||
007 | cr|uuu---uuuuu | ||
008 | 131210s2014 |||| o||u| ||||||eng d | ||
020 | |a 9783319006819 |9 978-3-319-00681-9 | ||
024 | 7 | |a 10.1007/978-3-319-00681-9 |2 doi | |
035 | |a (OCoLC)874381376 | ||
035 | |a (DE-599)BVBBV041470914 | ||
040 | |a DE-604 |b ger |e aacr | ||
041 | 0 | |a eng | |
049 | |a DE-Aug4 |a DE-92 |a DE-634 |a DE-859 |a DE-898 |a DE-573 |a DE-861 |a DE-706 |a DE-863 |a DE-862 | ||
082 | 0 | |a 621.3815 |2 23 | |
100 | 1 | |a Sun, Guangyu |e Verfasser |4 aut | |
245 | 1 | 0 | |a Exploring Memory Hierarchy Design with Emerging Memory Technologies |c by Guangyu Sun |
264 | 1 | |c 2014 | |
300 | |a 1 Online-Ressource (VII, 122 p.) |b 71 illus., 57 illus. in color | ||
336 | |b txt |2 rdacontent | ||
337 | |b c |2 rdamedia | ||
338 | |b cr |2 rdacarrier | ||
490 | 1 | |a Lecture Notes in Electrical Engineering |v 267 | |
500 | |a This book equips readers with tools for computer architecture of high performance, low power, and high reliability memory hierarchy in computer systems based on emerging memory technologies, such as STTRAM, PCM, FBDRAM, etc. The techniques described offer advantages of high density, near-zero static power, and immunity to soft errors, which have the potential of overcoming the "memory wall." The authors discuss memory design from various perspectives: emerging memory technologies are employed in the memory hierarchy with novel architecture modification; hybrid memory structure is introduced to leverage advantages from multiple memory technologies; an analytical model named "Moguls" is introduced to explore quantitatively the optimization design of a memory hierarchy; finally, the vulnerability of the CMPs to radiation-based soft errors is improved by replacing different levels of on-chip memory with STT-RAMs. · Provides a holistic study of using emerging memory technologies in different levels of the memory hierarchy; · Equips readers with techniques for memory design with improved performance, energy consumption, and reliability; · Includes coverage of all memory levels, ranging from cache to storage; · Explains how to choose the proper memory technologies in different levels of the memory hierarchy | ||
505 | 0 | |a Introduction -- Replacing Different Levels of the Memory Hierarchy with NVMs -- Moguls: a Model to Explore the Memory Hierarchy for Throughput Computing -- Exploring the Vulnerability of CMPs to Soft Errors with 3D Stacked Non-Volatile Memory | |
650 | 4 | |a Engineering | |
650 | 4 | |a Computer science | |
650 | 4 | |a Systems engineering | |
650 | 4 | |a Circuits and Systems | |
650 | 4 | |a Processor Architectures | |
650 | 4 | |a Semiconductors | |
650 | 4 | |a Informatik | |
650 | 4 | |a Ingenieurwissenschaften | |
830 | 0 | |a Lecture Notes in Electrical Engineering |v 267 |w (DE-604)BV042385829 |9 267 | |
856 | 4 | 0 | |u https://doi.org/10.1007/978-3-319-00681-9 |x Verlag |3 Volltext |
856 | 4 | 2 | |m Springer Fremddatenuebernahme |q application/pdf |u http://bvbr.bib-bvb.de:8991/F?func=service&doc_library=BVB01&local_base=BVB01&doc_number=026917057&sequence=000001&line_number=0001&func_code=DB_RECORDS&service_type=MEDIA |3 Inhaltsverzeichnis |
856 | 4 | 2 | |m Springer Fremddatenuebernahme |q application/pdf |u http://bvbr.bib-bvb.de:8991/F?func=service&doc_library=BVB01&local_base=BVB01&doc_number=026917057&sequence=000003&line_number=0002&func_code=DB_RECORDS&service_type=MEDIA |3 Abstract |
912 | |a ZDB-2-ENG | ||
999 | |a oai:aleph.bib-bvb.de:BVB01-026917057 | ||
966 | e | |u https://doi.org/10.1007/978-3-319-00681-9 |l BTU01 |p ZDB-2-ENG |x Verlag |3 Volltext | |
966 | e | |u https://doi.org/10.1007/978-3-319-00681-9 |l FHA01 |p ZDB-2-ENG |x Verlag |3 Volltext | |
966 | e | |u https://doi.org/10.1007/978-3-319-00681-9 |l FHI01 |p ZDB-2-ENG |x Verlag |3 Volltext | |
966 | e | |u https://doi.org/10.1007/978-3-319-00681-9 |l FHN01 |p ZDB-2-ENG |x Verlag |3 Volltext | |
966 | e | |u https://doi.org/10.1007/978-3-319-00681-9 |l FHR01 |p ZDB-2-ENG |x Verlag |3 Volltext | |
966 | e | |u https://doi.org/10.1007/978-3-319-00681-9 |l FKE01 |p ZDB-2-ENG |x Verlag |3 Volltext | |
966 | e | |u https://doi.org/10.1007/978-3-319-00681-9 |l FRO01 |p ZDB-2-ENG |x Verlag |3 Volltext | |
966 | e | |u https://doi.org/10.1007/978-3-319-00681-9 |l FWS01 |p ZDB-2-ENG |x Verlag |3 Volltext | |
966 | e | |u https://doi.org/10.1007/978-3-319-00681-9 |l FWS02 |p ZDB-2-ENG |x Verlag |3 Volltext | |
966 | e | |u https://doi.org/10.1007/978-3-319-00681-9 |l UBY01 |p ZDB-2-ENG |x Verlag |3 Volltext |
Datensatz im Suchindex
DE-BY-FWS_katkey | 1015589 |
---|---|
_version_ | 1806174832558080000 |
adam_text | EXPLORING MEMORY HIERARCHY DESIGN WITH EMERGING MEMORY TECHNOLOGIES
/ SUN, GUANGYU
: 2014
TABLE OF CONTENTS / INHALTSVERZEICHNIS
INTRODUCTION
REPLACING DIFFERENT LEVELS OF THE MEMORY HIERARCHY WITH NVMS
MOGULS: A MODEL TO EXPLORE THE MEMORY HIERARCHY FOR THROUGHPUT COMPUTING
EXPLORING THE VULNERABILITY OF CMPS TO SOFT ERRORS WITH 3D STACKED
NON-VOLATILE MEMORY
DIESES SCHRIFTSTUECK WURDE MASCHINELL ERZEUGT.
EXPLORING MEMORY HIERARCHY DESIGN WITH EMERGING MEMORY TECHNOLOGIES
/ SUN, GUANGYU
: 2014
ABSTRACT / INHALTSTEXT
THIS BOOK EQUIPS READERS WITH TOOLS FOR COMPUTER ARCHITECTURE OF HIGH
PERFORMANCE, LOW POWER, AND HIGH RELIABILITY MEMORY HIERARCHY IN
COMPUTER SYSTEMS BASED ON EMERGING MEMORY TECHNOLOGIES, SUCH AS STTRAM,
PCM, FBDRAM, ETC. THE TECHNIQUES DESCRIBED OFFER ADVANTAGES OF HIGH
DENSITY, NEAR-ZERO STATIC POWER, AND IMMUNITY TO SOFT ERRORS, WHICH HAVE
THE POTENTIAL OF OVERCOMING THE “MEMORY WALL.” THE AUTHORS DISCUSS
MEMORY DESIGN FROM VARIOUS PERSPECTIVES: EMERGING MEMORY TECHNOLOGIES
ARE EMPLOYED IN THE MEMORY HIERARCHY WITH NOVEL ARCHITECTURE
MODIFICATION; HYBRID MEMORY STRUCTURE IS INTRODUCED TO LEVERAGE
ADVANTAGES FROM MULTIPLE MEMORY TECHNOLOGIES; AN ANALYTICAL MODEL NAMED
“MOGULS” IS INTRODUCED TO EXPLORE QUANTITATIVELY THE OPTIMIZATION
DESIGN OF A MEMORY HIERARCHY; FINALLY, THE VULNERABILITY OF THE CMPS TO
RADIATION-BASED SOFT ERRORS IS IMPROVED BY REPLACING DIFFERENT LEVELS OF
ON-CHIP MEMORY WITH STT-RAMS. PROVIDES A HOLISTIC
STUDY OF USING EMERGING MEMORY TECHNOLOGIES IN DIFFERENT LEVELS OF THE
MEMORY HIERARCHY; EQUIPS READERS WITH TECHNIQUES FOR
MEMORY DESIGN WITH IMPROVED PERFORMANCE, ENERGY CONSUMPTION, AND
RELIABILITY; INCLUDES COVERAGE OF ALL MEMORY LEVELS,
RANGING FROM CACHE TO STORAGE; EXPLAINS HOW TO CHOOSE
THE PROPER MEMORY TECHNOLOGIES IN DIFFERENT LEVELS OF THE MEMORY
HIERARCHY
DIESES SCHRIFTSTUECK WURDE MASCHINELL ERZEUGT.
|
any_adam_object | 1 |
author | Sun, Guangyu |
author_facet | Sun, Guangyu |
author_role | aut |
author_sort | Sun, Guangyu |
author_variant | g s gs |
building | Verbundindex |
bvnumber | BV041470914 |
collection | ZDB-2-ENG |
contents | Introduction -- Replacing Different Levels of the Memory Hierarchy with NVMs -- Moguls: a Model to Explore the Memory Hierarchy for Throughput Computing -- Exploring the Vulnerability of CMPs to Soft Errors with 3D Stacked Non-Volatile Memory |
ctrlnum | (OCoLC)874381376 (DE-599)BVBBV041470914 |
dewey-full | 621.3815 |
dewey-hundreds | 600 - Technology (Applied sciences) |
dewey-ones | 621 - Applied physics |
dewey-raw | 621.3815 |
dewey-search | 621.3815 |
dewey-sort | 3621.3815 |
dewey-tens | 620 - Engineering and allied operations |
discipline | Elektrotechnik / Elektronik / Nachrichtentechnik |
doi_str_mv | 10.1007/978-3-319-00681-9 |
format | Electronic eBook |
fullrecord | <?xml version="1.0" encoding="UTF-8"?><collection xmlns="http://www.loc.gov/MARC21/slim"><record><leader>04552nmm a2200589zcb4500</leader><controlfield tag="001">BV041470914</controlfield><controlfield tag="003">DE-604</controlfield><controlfield tag="005">20160315 </controlfield><controlfield tag="007">cr|uuu---uuuuu</controlfield><controlfield tag="008">131210s2014 |||| o||u| ||||||eng d</controlfield><datafield tag="020" ind1=" " ind2=" "><subfield code="a">9783319006819</subfield><subfield code="9">978-3-319-00681-9</subfield></datafield><datafield tag="024" ind1="7" ind2=" "><subfield code="a">10.1007/978-3-319-00681-9</subfield><subfield code="2">doi</subfield></datafield><datafield tag="035" ind1=" " ind2=" "><subfield code="a">(OCoLC)874381376</subfield></datafield><datafield tag="035" ind1=" " ind2=" "><subfield code="a">(DE-599)BVBBV041470914</subfield></datafield><datafield tag="040" ind1=" " ind2=" "><subfield code="a">DE-604</subfield><subfield code="b">ger</subfield><subfield code="e">aacr</subfield></datafield><datafield tag="041" ind1="0" ind2=" "><subfield code="a">eng</subfield></datafield><datafield tag="049" ind1=" " ind2=" "><subfield code="a">DE-Aug4</subfield><subfield code="a">DE-92</subfield><subfield code="a">DE-634</subfield><subfield code="a">DE-859</subfield><subfield code="a">DE-898</subfield><subfield code="a">DE-573</subfield><subfield code="a">DE-861</subfield><subfield code="a">DE-706</subfield><subfield code="a">DE-863</subfield><subfield code="a">DE-862</subfield></datafield><datafield tag="082" ind1="0" ind2=" "><subfield code="a">621.3815</subfield><subfield code="2">23</subfield></datafield><datafield tag="100" ind1="1" ind2=" "><subfield code="a">Sun, Guangyu</subfield><subfield code="e">Verfasser</subfield><subfield code="4">aut</subfield></datafield><datafield tag="245" ind1="1" ind2="0"><subfield code="a">Exploring Memory Hierarchy Design with Emerging Memory Technologies</subfield><subfield code="c">by Guangyu Sun</subfield></datafield><datafield tag="264" ind1=" " ind2="1"><subfield code="c">2014</subfield></datafield><datafield tag="300" ind1=" " ind2=" "><subfield code="a">1 Online-Ressource (VII, 122 p.)</subfield><subfield code="b">71 illus., 57 illus. in color</subfield></datafield><datafield tag="336" ind1=" " ind2=" "><subfield code="b">txt</subfield><subfield code="2">rdacontent</subfield></datafield><datafield tag="337" ind1=" " ind2=" "><subfield code="b">c</subfield><subfield code="2">rdamedia</subfield></datafield><datafield tag="338" ind1=" " ind2=" "><subfield code="b">cr</subfield><subfield code="2">rdacarrier</subfield></datafield><datafield tag="490" ind1="1" ind2=" "><subfield code="a">Lecture Notes in Electrical Engineering</subfield><subfield code="v">267</subfield></datafield><datafield tag="500" ind1=" " ind2=" "><subfield code="a">This book equips readers with tools for computer architecture of high performance, low power, and high reliability memory hierarchy in computer systems based on emerging memory technologies, such as STTRAM, PCM, FBDRAM, etc. The techniques described offer advantages of high density, near-zero static power, and immunity to soft errors, which have the potential of overcoming the "memory wall." The authors discuss memory design from various perspectives: emerging memory technologies are employed in the memory hierarchy with novel architecture modification; hybrid memory structure is introduced to leverage advantages from multiple memory technologies; an analytical model named "Moguls" is introduced to explore quantitatively the optimization design of a memory hierarchy; finally, the vulnerability of the CMPs to radiation-based soft errors is improved by replacing different levels of on-chip memory with STT-RAMs. · Provides a holistic study of using emerging memory technologies in different levels of the memory hierarchy; · Equips readers with techniques for memory design with improved performance, energy consumption, and reliability; · Includes coverage of all memory levels, ranging from cache to storage; · Explains how to choose the proper memory technologies in different levels of the memory hierarchy</subfield></datafield><datafield tag="505" ind1="0" ind2=" "><subfield code="a">Introduction -- Replacing Different Levels of the Memory Hierarchy with NVMs -- Moguls: a Model to Explore the Memory Hierarchy for Throughput Computing -- Exploring the Vulnerability of CMPs to Soft Errors with 3D Stacked Non-Volatile Memory</subfield></datafield><datafield tag="650" ind1=" " ind2="4"><subfield code="a">Engineering</subfield></datafield><datafield tag="650" ind1=" " ind2="4"><subfield code="a">Computer science</subfield></datafield><datafield tag="650" ind1=" " ind2="4"><subfield code="a">Systems engineering</subfield></datafield><datafield tag="650" ind1=" " ind2="4"><subfield code="a">Circuits and Systems</subfield></datafield><datafield tag="650" ind1=" " ind2="4"><subfield code="a">Processor Architectures</subfield></datafield><datafield tag="650" ind1=" " ind2="4"><subfield code="a">Semiconductors</subfield></datafield><datafield tag="650" ind1=" " ind2="4"><subfield code="a">Informatik</subfield></datafield><datafield tag="650" ind1=" " ind2="4"><subfield code="a">Ingenieurwissenschaften</subfield></datafield><datafield tag="830" ind1=" " ind2="0"><subfield code="a">Lecture Notes in Electrical Engineering</subfield><subfield code="v">267</subfield><subfield code="w">(DE-604)BV042385829</subfield><subfield code="9">267</subfield></datafield><datafield tag="856" ind1="4" ind2="0"><subfield code="u">https://doi.org/10.1007/978-3-319-00681-9</subfield><subfield code="x">Verlag</subfield><subfield code="3">Volltext</subfield></datafield><datafield tag="856" ind1="4" ind2="2"><subfield code="m">Springer Fremddatenuebernahme</subfield><subfield code="q">application/pdf</subfield><subfield code="u">http://bvbr.bib-bvb.de:8991/F?func=service&doc_library=BVB01&local_base=BVB01&doc_number=026917057&sequence=000001&line_number=0001&func_code=DB_RECORDS&service_type=MEDIA</subfield><subfield code="3">Inhaltsverzeichnis</subfield></datafield><datafield tag="856" ind1="4" ind2="2"><subfield code="m">Springer Fremddatenuebernahme</subfield><subfield code="q">application/pdf</subfield><subfield code="u">http://bvbr.bib-bvb.de:8991/F?func=service&doc_library=BVB01&local_base=BVB01&doc_number=026917057&sequence=000003&line_number=0002&func_code=DB_RECORDS&service_type=MEDIA</subfield><subfield code="3">Abstract</subfield></datafield><datafield tag="912" ind1=" " ind2=" "><subfield code="a">ZDB-2-ENG</subfield></datafield><datafield tag="999" ind1=" " ind2=" "><subfield code="a">oai:aleph.bib-bvb.de:BVB01-026917057</subfield></datafield><datafield tag="966" ind1="e" ind2=" "><subfield code="u">https://doi.org/10.1007/978-3-319-00681-9</subfield><subfield code="l">BTU01</subfield><subfield code="p">ZDB-2-ENG</subfield><subfield code="x">Verlag</subfield><subfield code="3">Volltext</subfield></datafield><datafield tag="966" ind1="e" ind2=" "><subfield code="u">https://doi.org/10.1007/978-3-319-00681-9</subfield><subfield code="l">FHA01</subfield><subfield code="p">ZDB-2-ENG</subfield><subfield code="x">Verlag</subfield><subfield code="3">Volltext</subfield></datafield><datafield tag="966" ind1="e" ind2=" "><subfield code="u">https://doi.org/10.1007/978-3-319-00681-9</subfield><subfield code="l">FHI01</subfield><subfield code="p">ZDB-2-ENG</subfield><subfield code="x">Verlag</subfield><subfield code="3">Volltext</subfield></datafield><datafield tag="966" ind1="e" ind2=" "><subfield code="u">https://doi.org/10.1007/978-3-319-00681-9</subfield><subfield code="l">FHN01</subfield><subfield code="p">ZDB-2-ENG</subfield><subfield code="x">Verlag</subfield><subfield code="3">Volltext</subfield></datafield><datafield tag="966" ind1="e" ind2=" "><subfield code="u">https://doi.org/10.1007/978-3-319-00681-9</subfield><subfield code="l">FHR01</subfield><subfield code="p">ZDB-2-ENG</subfield><subfield code="x">Verlag</subfield><subfield code="3">Volltext</subfield></datafield><datafield tag="966" ind1="e" ind2=" "><subfield code="u">https://doi.org/10.1007/978-3-319-00681-9</subfield><subfield code="l">FKE01</subfield><subfield code="p">ZDB-2-ENG</subfield><subfield code="x">Verlag</subfield><subfield code="3">Volltext</subfield></datafield><datafield tag="966" ind1="e" ind2=" "><subfield code="u">https://doi.org/10.1007/978-3-319-00681-9</subfield><subfield code="l">FRO01</subfield><subfield code="p">ZDB-2-ENG</subfield><subfield code="x">Verlag</subfield><subfield code="3">Volltext</subfield></datafield><datafield tag="966" ind1="e" ind2=" "><subfield code="u">https://doi.org/10.1007/978-3-319-00681-9</subfield><subfield code="l">FWS01</subfield><subfield code="p">ZDB-2-ENG</subfield><subfield code="x">Verlag</subfield><subfield code="3">Volltext</subfield></datafield><datafield tag="966" ind1="e" ind2=" "><subfield code="u">https://doi.org/10.1007/978-3-319-00681-9</subfield><subfield code="l">FWS02</subfield><subfield code="p">ZDB-2-ENG</subfield><subfield code="x">Verlag</subfield><subfield code="3">Volltext</subfield></datafield><datafield tag="966" ind1="e" ind2=" "><subfield code="u">https://doi.org/10.1007/978-3-319-00681-9</subfield><subfield code="l">UBY01</subfield><subfield code="p">ZDB-2-ENG</subfield><subfield code="x">Verlag</subfield><subfield code="3">Volltext</subfield></datafield></record></collection> |
id | DE-604.BV041470914 |
illustrated | Illustrated |
indexdate | 2024-08-01T10:55:48Z |
institution | BVB |
isbn | 9783319006819 |
language | English |
oai_aleph_id | oai:aleph.bib-bvb.de:BVB01-026917057 |
oclc_num | 874381376 |
open_access_boolean | |
owner | DE-Aug4 DE-92 DE-634 DE-859 DE-898 DE-BY-UBR DE-573 DE-861 DE-706 DE-863 DE-BY-FWS DE-862 DE-BY-FWS |
owner_facet | DE-Aug4 DE-92 DE-634 DE-859 DE-898 DE-BY-UBR DE-573 DE-861 DE-706 DE-863 DE-BY-FWS DE-862 DE-BY-FWS |
physical | 1 Online-Ressource (VII, 122 p.) 71 illus., 57 illus. in color |
psigel | ZDB-2-ENG |
publishDate | 2014 |
publishDateSearch | 2014 |
publishDateSort | 2014 |
record_format | marc |
series | Lecture Notes in Electrical Engineering |
series2 | Lecture Notes in Electrical Engineering |
spellingShingle | Sun, Guangyu Exploring Memory Hierarchy Design with Emerging Memory Technologies Lecture Notes in Electrical Engineering Introduction -- Replacing Different Levels of the Memory Hierarchy with NVMs -- Moguls: a Model to Explore the Memory Hierarchy for Throughput Computing -- Exploring the Vulnerability of CMPs to Soft Errors with 3D Stacked Non-Volatile Memory Engineering Computer science Systems engineering Circuits and Systems Processor Architectures Semiconductors Informatik Ingenieurwissenschaften |
title | Exploring Memory Hierarchy Design with Emerging Memory Technologies |
title_auth | Exploring Memory Hierarchy Design with Emerging Memory Technologies |
title_exact_search | Exploring Memory Hierarchy Design with Emerging Memory Technologies |
title_full | Exploring Memory Hierarchy Design with Emerging Memory Technologies by Guangyu Sun |
title_fullStr | Exploring Memory Hierarchy Design with Emerging Memory Technologies by Guangyu Sun |
title_full_unstemmed | Exploring Memory Hierarchy Design with Emerging Memory Technologies by Guangyu Sun |
title_short | Exploring Memory Hierarchy Design with Emerging Memory Technologies |
title_sort | exploring memory hierarchy design with emerging memory technologies |
topic | Engineering Computer science Systems engineering Circuits and Systems Processor Architectures Semiconductors Informatik Ingenieurwissenschaften |
topic_facet | Engineering Computer science Systems engineering Circuits and Systems Processor Architectures Semiconductors Informatik Ingenieurwissenschaften |
url | https://doi.org/10.1007/978-3-319-00681-9 http://bvbr.bib-bvb.de:8991/F?func=service&doc_library=BVB01&local_base=BVB01&doc_number=026917057&sequence=000001&line_number=0001&func_code=DB_RECORDS&service_type=MEDIA http://bvbr.bib-bvb.de:8991/F?func=service&doc_library=BVB01&local_base=BVB01&doc_number=026917057&sequence=000003&line_number=0002&func_code=DB_RECORDS&service_type=MEDIA |
volume_link | (DE-604)BV042385829 |
work_keys_str_mv | AT sunguangyu exploringmemoryhierarchydesignwithemergingmemorytechnologies |